1-28
KD-S871R
ANTI-
ALIASING
FILTER
CLOCKED
COMPARATOR
COSTAS LOOP
VARIABLE AND
FIXED DIVIDER
57 kHz
BAND PASS
(8th ORDER)
RECONSTRUCTION
FILTER
OSCILLATOR
AND
DIVIDER
BIPHASE
SYMBOL
DECODER
TEST LOGIC AND OUTPUT
SELECTOR SWITCH
CLOCK
REGERATION
AND SYNC
REFERENCE
VOLTAGE
DIFFERENTIAL
DECODER
QUALITY BIT
GENERATOR
8
4
7
5
VP1
3
6
11
15
15
2
1
12
14
13
9
10
SAA6579T-X(IC71):RDS detecter
1.Pin layout
2.Block diagram
3.Pin function
QUAL
DATA
Vref
MUX
vdd
GND
CIN
SCOUT
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
CLK
T57
OSCO
OSCI
vdd
GND
TEST
MODE
Symbol
QUAL
DATA
Vref
MUX
vdd
GND
CIN
SCOUT
MODE
TEST
GND
vdd
OSCI
OSCO
T57
CLK
Pin No.
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
Description
Quality indication output
RDS data output
Reference voltage output (0.5VDDA)
Multiplex signal input
+5V supply voltage for analog part
Ground for analog part (0V)
Sub carrier input to comparator
Sub carrier output of reconstruction filter
Oscillator mode / test control input
Test enable input
Ground for digital part (0V)
+5V supply voltage for digital part
Oscillator input
Oscillator output
57 kHz clock signal output
RDS clock output
Summary of Contents for KD-S871R
Page 33: ... M E M O KD S871R 2 2 ...