Open-Q™ 820 (APQ8096) / 820Pro (APQ8096SG) µSOM Development Kit User Guide Version 1.4
43
Copyright Intrinsyc Technologies Corporation
Pin#
CAM0 (J5)
CAM1 (J4)
CAM2 (J3)
Description
Install R36 to access
signal
Install R42 to access
signal
13
CAM0_RST_N
(APQ_GPIO25)
CAM1_RST_N
(APQ_GPIO104)
CAM2_RST_N
(APQ_GPIO23)
Output. Connected to
APQ8096 GPIO25 /
GPIO104 / GPIO23.
Default use is for camera
reset
14
CAM0_STANDBY_
N (APQ_GPIO26)
CAM1_STANDBY_N
(APQ_GPIO98)
CAM2_STANDBY_N
(APQ_GPIO133)
Output. Connected to
APQ8096 GPIO26 /
GPIO98 / GPIO133.
Default use is for camera
standby
15
CCI_I2C_SCL0
(APQ_GPIO18)
CCI_I2C_SCL0
(APQ_GPIO18)
CCI_I2C_SCL0
(APQ_GPIO18)
Output. Connected to
APQ8096 GPIO18. Default
use is for camera CCI0 I2C
clock interface
16
CCI_I2C_SDA0
(APQ_GPIO17)
CCI_I2C_SDA0
(APQ_GPIO17)
CCI_I2C_SDA0
(APQ_GPIO17)
Input / output. Connected
to APQ8096 GPIO17.
Default use is for camera
CCI0 I2C data interface
17
CAM_MCLK0_BUF
(APQ_GPIO13)
CAM_MCLK1_BUF
(APQ_GPIO14)
CAM_MCLK2_BUF
(APQ_GPIO15)
Output. Connected to
APQ8096 GPIO13 /
GPIO14 / GPIO15. Default
use is for camera master
clock. Maximum 24MHz
18
FLASH_STROBE_T
RIG
(APQ_GPIO22)
FLASH_STROBE_T
RIG (DNP)
(APQ_GPIO22)
Install R37 to access
signal
FLASH_STROBE_TR
IG (DNP)
(APQ_GPIO22)
Install R43 to access
signal
Output. Connected to
APQ8096 GPIO25. Default
use is for camera flash
strobe trigger
19
GND
GND
GND
Ground
20
MIPI_CSI0_LANE0
_N
MIPI_CSI1_LANE0_
N
MIPI_CSI2_LANE0_N
Input. MIPI CSI0 / CSI1 /
CSI2 data lane 0
21
MIPI_CSI0_LANE0
_P
MIPI_CSI1_LANE0_
P
MIPI_CSI2_LANE0_P
Input. MIPI CSI0 / CSI1 /
CSI2 data lane 0
22
GND
GND
GND
Ground
23
MIPI_CSI0_CLK_N
MIPI_CSI1_CLK_N
MIPI_CSI2_CLK_N
Input. MIPI CSI0 / CSI1 /
CSI2 clock lane
24
MIPI_CSI0_CLK_P
MIPI_CSI1_CLK_P
MIPI_CSI2_CLK_P
Input. MIPI CSI0 / CSI1 /
CSI2 clock lane
25
GND
GND
GND
Ground
26
MIPI_CSI0_LANE1
_N
MIPI_CSI1_LANE1_
N
MIPI_CSI2_LANE1_N
Input. MIPI CSI0 / CSI1 /
CSI2 data lane 1
27
MIPI_CSI0_LANE1
_P
MIPI_CSI1_LANE1_
P
MIPI_CSI2_LANE1_P
Input. MIPI CSI0 / CSI1 /
CSI2 data lane 1
28
GND
GND
GND
Ground
29
MIPI_CSI0_LANE2
_N
MIPI_CSI1_LANE2_
N
MIPI_CSI2_LANE2_N
Input. MIPI CSI0 / CSI1 /
CSI2 data lane 2
30
MIPI_CSI0_LANE2
_P
MIPI_CSI1_LANE2_
P
MIPI_CSI2_LANE2_P
Input. MIPI CSI0 / CSI1 /
CSI2 data lane 2
31
GND
GND
GND
Ground
32
MIPI_CSI0_LANE3
_P
MIPI_CSI1_LANE3_
P
MIPI_CSI2_LANE3_P
Input. MIPI CSI0 / CSI1 /
CSI2 data lane 3