2:192
Volume 2, Part 1: Interruption Vector Descriptions
Name
General Exception vector (0x5400)
Cause
An attempt is being made to execute an illegal operation, privileged instruction, access
a privileged register, unimplemented field, unimplemented register, unimplemented
address, or take an inter-instruction set branch when disabled.
Interruptions on this vector:
IR Unimplemented Data Address fault
Illegal Operation fault
Illegal Dependency fault
Privileged Operation fault
Disabled Instruction Set Transition fault
Reserved Register/Field fault
Unimplemented Data Address fault
Privileged Register fault
Parameters
IIP, IPSR, IIPA, IFS – are defined; refer to
for a detailed description.
IIB0, IIB1 – If implemented, the IIB registers contain the instruction bundle pointed to
by IIP for the following faults:
Illegal Operation fault
Illegal Dependency fault
Privileged Operation fault
Disabled Instruction Set Transition fault
Reserved Register/Field fault
Unimplemented Data Address fault
Privileged Register fault
The IIB registers are undefined for IR Unimplemented Data Address faults. Please refer
to
Section 3.3.5.10, “Interruption Instruction Bundle Registers (IIB0-1 – CR26, 27)” on
for details on the IIB registers.
ISR – The ISR.ei bits are set to indicate which instruction caused the exception. For
IA-32 instruction set faults, ISR.ei, ni, na, sp, rs, ir, ed bits are always 0.
• If the fault was caused by a non-access instruction, ISR.code{3:0} specifies which
non-access instruction.
See “Non-access Instructions and Interruptions” on
• ISR.code{7:4} = 0: Illegal Operation fault. Cannot be raised by IA-32 instructions.
• An attempt is being made to execute an illegal operation. Illegal operations
include:
• Attempts to execute instructions containing reserved major opcodes,
reserved sub-opcodes, or reserved instruction fields, writing GR 0, FR 0 or
FR 1, writing a read-only register, or accessing a reserved register.
• Attempts to execute a reserved template encoding. An
rfi
to a reserved
template encoding preserves IPSR.ri and will set ISR.ei to IPSR.ri.
• Attempts to execute a bundle of template MLX when PSR.ri == 2. This can
only be caused by doing an
rfi
with an improper setting of IPSR.ri. In this
case, IPSR.ri and ISR.ei will both be 2.
• Attempts to write outside the current register stack frame.
• Attempts to specify the same GR, when the instruction has two GR targets
(e.g., post-increment).
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...