2:124
Volume 2, Part 1: Interruptions
PSR.up is set to 1, potentially enabling performance monitor interrupts, and the new
priority levels need to be in place before this enabling, a data serialization must be
performed. (Note that there's no dependence between writing TPR and then changing
the PSR for any other bits in the PSR than these.) A data serialization operation must
be performed after TPR is written and before IVR is read to ensure that the reported
IVR vector is correctly masked. The TPR fields are described in
and
.
5.8.3.4
End of External Interrupt Register (EOI
–
CR67)
A write to the EOI (end-of-external interrupt) register, shown in
, indicates
that software has finished servicing the highest priority in-service external interrupt.
The processor removes its internal in-service indication for the highest priority currently
in-service external interrupt vector. Pending external interrupts are then masked by the
next highest priority in-service external interrupt (if any).
Writes to EOI affect the local processor only, and do not propagate to other processors
or external interrupt controllers.
EOI is a read-write register. Reads return 0. Data associated with the EOI writes is
ignored.
To ensure that the previous in-service interrupt indication has been cleared by a given
point in program execution, software must perform a data serialization operation after
an EOI write and prior to that point. To ensure that the reported IVR vector is correctly
masked before the next IVR read, software must perform a data serialization operation
after an EOI write and prior to that IVR read.
Figure 5-8.
Task Priority Register (TPR
–
CR66)
63
17
16
15
8
7
4
3
0
ignored
mmi
reserved
mic
ignored
47
1
8
4
4
Table 5-11.
Task Priority Register Fields
Field
Bits
Description
mic
7:4
Mask Interrupt Class: all external interrupt vectors of equal or lower priority classes
then the TPR.mic field are masked. For example, if mic field is 4, interrupt priority
classes 1, 2, 3, and 4 are masked. A TPR.mic value of 0 has no masking effect; a
value of 15 will mask all external interrupt vectors in the range 16 - 255. TPR.mic has
no effect on external interrupt vectors 0 and 2, INITs and PMIs.
Interrupt Block” on page 2:127.
mmi
16
Mask Maskable Interrupts: When 1, masks all external interrupts other than NMI
(vector 2). When 0, external interrupt vectors 16 - 255, are masked by the TPR.mic
field.
Figure 5-9.
End of External Interrupt Register (EOI
–
CR67)
63
0
ignored
64
Summary of Contents for ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Page 1: ......
Page 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Page 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Page 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Page 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Page 230: ......
Page 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Page 380: ...2 132 Volume 2 Part 1 Interruptions ...
Page 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Page 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Page 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Page 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Page 808: ...2 560 Volume 2 Part 2 Context Management ...
Page 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Page 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Page 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Page 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Page 891: ......
Page 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Page 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Page 1296: ......
Page 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Page 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Page 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Page 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Page 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Page 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...