61
PCI-X Layout Guidelines
6.4.15
PCI 66 MHz Embedded Topology
and
provides routing details for a topology with for an embedded PCI 66 MHz
design.
Trace Length TL_AD1, TL_AD2 from connector to
receiver
0.75” minimum - 1.5”
maximum
1.75” minimum - 2.75”
maximum
Length Matching Requirements
No length matching is required among datalines. For
length matching for clocks, refer clock guidelines
Number of Vias
Four vias maximum
Table 21.
PCI 66 MHz Slot Table (Sheet 2 of 2)
Parameter
Routing Guideline for AD
Bus
Routing Guideline for
Upper AD Bus
Figure 30.
PCI 66 MHz Embedded Topology
Table 22.
PCI 66 MHz Embedded Table (Sheet 1 of 2)
Parameter
Routing Guideline for AD Bus
Reference Plane
Route over an unbroken ground plane
Breakout
5 mils on 5 mils spacing. Maximum length of the
breakout is 500 mils.
Motherboard Trace Impedance (microstrip and
stripline)
50 Ohms +/- 15%
Add-in card Impedance (microstrip and stripline)
60 Ohms +/- 15%
Stripline Trace Spacing
10 mils, from edge to edge
Microstrip Trace Spacing
15 mils, from edge to edge
Group Spacing
Spacing from other groups: 25 mils minimum edge to
edge
TL 1
TL
_EM
1
T L2
TL_E
M3
EM 1
E M 3
TL
_E
M
4
E M 4
T
L_E
M2
EM 2
Summary of Contents for 80331
Page 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Page 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Page 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Page 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...