TB-FMCH-HDMI2 Hardware User Manual
29
Rev.1.05
5. TB-FMCH-HDMI2-TX
5.1. Block Diagram
Figure 5-1 shows a TB-FMCH-HDMI2-TX block diagram.
The FMC-HPC connector is mounted on the solder side of the board.
FPGA
XC6SLX45-3FGG484C
FMC-HPC
ENC#0
500254-1927
HDMI#0(TX)
ADV7511
TX#0_C、TX#0_0~2
TX#0_D[35:0]
TX#0_VS/HS/DE
TX#0_CLK
TX#0_DDCA_SCL
CEC#0
HEAC#0+/-
TX#0_DSD[5:0]
TX#0_DSDCLK
TX#0_SPDIF
TX#0_MCLK
TX#0_I2S[3:0]
TX#0_SCLK
TX#0_LRCLK
TX#0_PD
TX#0_INT
PROM
ASP-134488-01
XCF16PFSG48C
LA[33:00]_P/N
HA[23:00]_P/N
CLK[3:0]_M2C_P/N
FPGA_D[7:0]
FPGA_DONE
FPGA_INITB
FPGA_PROGB
FPGA_CCLK
FPGA_TCK/TMS/TDI/TDO
TX#0_SCL/SDA
HPD#0
CLK
SYSCLK_P
LED[7:0]
DSW[7:0]
RSW[3:0]
JTAG
KC5032C27.000
KC5032C12.000
CLK
TX#0_HPD_IO
TX#0_DDCA_SDA
DDC0_GND
DDC0
DDC0_HPD
DDC0_5V
DDC0_SDA
DDC0_SCL
T_SHLD0
VCC_5V
ENC#1
500254-1927
HDMI#1(TX)
ADV7511
TX#1_C、TX#0_0~2
TX#1_D[35:0]
TX#1_VS/HS/DE
TX#1_CLK
TX#1_DDCA_SCL
CEC#1
HEAC#1+/-
TX#1_DSD[5:0]
TX#1_DSDCLK
TX#1_SPDIF
TX#1_MCLK
TX#1_I2S[3:0]
TX#1_SCLK
TX#1_LRCLK
TX#1_PD
TX#1_INT
TX#1_SCL/SDA
HPD#1
KC5032C12.000
CLK
TX#1_HPD_IO
TX#1_DDCA_SDA
DDC1_GND
DDC1
DDC1_HPD
DDC1_5V
DDC1_SDA
DDC1_SCL
T_SHLD1
VCC_5V
Figure 5-1 TB-FMCH-HDMI2-TX Block Diagram
Main Function:
1. HDMI Transmit (FPGA to ADV7511)
2. FMC Connector Interface (FMC-HPC to FPGA)
3. JTAG Interface
4. General-purpose Clock Interface (27MHz)
5. General-purpose Switch
6. General-purpose LED
7. DDC Connection (Normal/ Through)