CPC700 User’s Manual—Preliminary
4-31
4.6.4 Shared Address/Data/Control
ROM address, data, and control signals are shared with DRAM interface. Address mapping as shared with
the SDRAM memory address is shown in Table 29.
4.6.5 Device Attachment
Devices must be attached left justified with bit 0 as the MSB on the ROM/Peripheral bus as indicated in
Table 30.
Table 29. Processor Address to ROM Address Mapping
Processor Address
ROM Address
64-bit
32-Bit
16-Bit
8-Bit
CPC700 External
Memory Address
1
ROM_ALE
External ROM
Address
5
6
7
8
12
373 Latch
23
6
7
8
9
11
22
7
8
9
10
9
21
8
9
10
11
8
20
9
10
11
12
7
19
10
11
12
13
6
18
11
12
13
14
5
17
12
13
14
15
4
16
13
14
15
16
3
15
14
15
16
17
2
14
15
16
17
18
1
13
16
17
18
19
0
12
17
18
19
20
12
11
18
19
20
21
11
10
19
20
21
22
9
9
20
21
22
23
8
8
21
22
23
24
7
7
22
23
24
25
6
6
23
24
25
26
5
5
24
25
26
27
4
4
25
26
27
28
3
3
26
27
28
29
2
2
2
27
28
29
2
30
2
1
1
28
29
2
30
2
31
2
0
0
Note:
1.
Memory Address bit 10, MA(10), is not not used for ROM/Peripheral addressing since
MA(10) is also the Auto-precharge (AP) bit for SDRAM.
2.
Shaded bits do not actually exist on the memory controller interface address bus but are
derived from byte enables and generated according to size and type of transfer.
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...