
Rev. 1.40
10
March 29, 2019
Rev. 1.40
11
March 29, 2019
HT45F23A/HT45F24A
TinyPower
TM
Flash MCU with OPA & Comparators
HT45F23A/HT45F24A
TinyPower
TM
Flash MCU with OPA & Comparators
Pin Description
Pin Name
Function
OPT
I/T
O/T
Description
PA0/CNP/SCOM0
PA0
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-up, wake-up
CNP
CMP1C1 CMPI
—
Comparator input pin
SCOM0
LCDC
—
SCOM Software controlled 1/2 bias LCD COM
PA1/C1OUT/TC0
PA1
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-up, wake-up
C1OUT CMP1C1
—
CMPO Comparator 1 output pin
TC0
—
ST
—
External Timer 0 clock input
PA2/A1P/C2OUT
PA2
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-up, wake-up
A1P
OPA1C1 OPAI
—
OPA1 non-inverting input pin
C2OUT CMP2C1
—
CMPO Comparator 2 output pin
PA3/A1N/INT0
PA3
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-up, wake-up
A1N
OPA1C1 OPAI
—
OPA1 inverting input pin
INT0
—
ST
—
External interrupt 0 input pin
PA4/A1E/TC1
PA4
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-up, wake-up
A1E
OPA1C1
—
OPAO OPA1 output pin
TC1
—
ST
—
External Timer 1 clock input
PA5/A2P/PFD
PA5
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-up, wake-up
A2P
OPA2C1 OPAI
—
OPA2 non-inverting input pin
PFD
MISC
—
CMOS PFD output
PA6/A2N/BZ
PA6
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-up, wake-up
A2N
OPA2C1 OPAI
—
OPA2 inverting input pin
BZ
BPCTL
—
CMOS Buzzer output
PA7/A2E/BZ
PA7
PAPU
PAWU
ST CMOS General purpose I/O. Register enabled pull-up, wake-up
A2E
OPA2C1
—
OPAO OPA2 output pin
BZ
BPCTL
—
CMOS Complementary buzzer output
PB0/SDO/INT1
PB0
PBPU
MISC
ST CMOS
NMOS
General purpose I/O. Register enabled pull-up and
output NMOS structure.
SDO
—
—
CMOS SPI data output
INT1
—
ST
—
External interrupt 1 input pin
PB1/SDI/SDA
PB1
PBPU
MISC
ST CMOS
NMOS
General purpose I/O. Register enabled pull-up and
output NMOS structure.
SDI
—
ST
—
SPI data input
SDA
—
ST NMOS I
2
C data
PB2/SCK/SCL
PB2
PBPU
MISC
ST CMOS
NMOS
General purpose I/O. Register enabled pull-up and
output NMOS structure.
SCK
—
ST
—
SPI serial clock
SCL
—
ST NMOS I
2
C clock
PB3/AN0/SCS
PB3
PBPU
MISC
ST CMOS
NMOS
General purpose I/O. Register enabled pull-up and
output NMOS structure.
AN0
ADCR
AN
—
A/D channel 0
SCS
—
ST
—
SPI slave select