GD32F10x User Manual
195
independently enabled or disabled by programming the registers of the corresponding
peripheral. The user has to ensure that only one request is enabled at a time on one channel.
Table 9-3. DMA0 requests for each channel
lists the support request from peripheral for
each channel of DMA0, and
Table 9-4. DMA1 requests for each channel
lists the support
request from peripheral for each channel of DMA1.
Figure 9-4. DMA0 request mapping
ADC0
TIMER1_CH2
TIMER3_CH0
or
or
Channel 0
M2M
Hardware
priority
high
low
SPI0_RX
USART2_TX
TIMER0_CH0
TIMER1_UP
TIMER2_CH2
or
or
Channel 1
M2M
SPI0_TX
USART2_RX
TIMER0_CH1
TIMER2_CH3
TIMER2_UP
or
or
Channel 2
M2M
SPI1/I2S1_RX
USART0_TX
I2C1_TX
TIMER0_CH3
TIMER0_TG
TIMER0_CMT
TIMER3_CH1
or
or
Channel 3
M2M
SPI1/I2S1_TX
USART0_RX
I2C1_RX
TIMER0_UP
TIMER1_CH0
TIMER3_CH2
or
or
Channel 4
M2M
USART1_RX
I2C0_TX
TIMER0_CH2
TIMER2_CH0
TIMER2_TG
or
or
Channel 5
M2M
USART1_TX
I2C0_RX
TIMER1_CH1
TIMER1_CH3
TIMER3_UP
or
or
Channel 6
M2M
Table 9-3. DMA0 requests for each channel
Peripheral Channel 0
Channel 1
Channel 2
Channel 3
Channel 4
Channel 5
Channel 6
TIMER0
●
TIMER0_CH0 TIMER0_CH1
TIMER0_CH3
TIMER0_TG
TIMER0_CMT
TIMER0_UP TIMER0_CH2
●
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...