
GD32F10x User Manual
196
Peripheral Channel 0
Channel 1
Channel 2
Channel 3
Channel 4
Channel 5
Channel 6
TIMER1 TIMER1_CH2 TIMER1_UP
●
●
TIMER1_CH0
●
TIMER1_CH1
TIMER1_CH3
TIMER2
●
TIMER2_CH2
TIMER2_CH3
TIMER2_UP
●
●
TIMER2_CH0
TIMER2_TG
●
TIMER3 TIMER3_CH0
●
●
TIMER3_CH1 TIMER3_CH2
●
TIMER3_UP
ADC0
ADC0
●
●
●
●
●
●
SPI/I2S
●
SPI0_RX
SPI0_TX
SPI1/I2S1_RX SPI1/I2S1_TX
●
●
USART
●
USART2_TX USART2_RX USART0_TX USART0_RX USART1_RX USART1_TX
I2C
●
●
●
I2C1_TX
I2C1_RX
I2C0_TX
I2C0_RX
Figure 9-5. DMA1 request mapping
SPI2/I2S2_RX
TIMER4_CH3
TIMER4_TG
TIMER7_CH2
TIMER7_UP
or
or
Channel 0
M2M0
Hardware
priority
high
low
SPI2/I2S2_TX
TIMER4_CH2
TIMER4_UP
TIMER7_CH3
TIMER7_TG
TIMER7_CMT
or
or
Channel 1
M2M1
UART3_RX
TIMER5_UP
DAC_CH0
TIMER7_CH0
or
or
Channel 2
M2M2
SDIO
TIMER4_CH1
TIMER6_UP
DAC_CH1
or
or
Channel 3
M2M3
ADC2
UART3_TX
TIMER4_CH0
TIMER7_CH1
or
or
Channel 4
M2M4
Table 9-4. DMA1 requests for each channel
Peripheral
Channel 0
Channel 1
Channel 2
Channel 3
Channel 4
TIMER4
TIMER4_CH3
TIMER4_TG
TIMER4_CH2
TIMER4_UP
●
TIMER4_CH1 TIMER4_CH0
TIMER5
●
●
TIMER5_UP
●
●
TIMER6
●
●
●
TIMER6_UP
●
TIMER7
TIMER7_CH2 TIMER7_CH3 TIMER7_CH0
●
TIMER7_CH1
Summary of Contents for GD32F10 Series
Page 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Page 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Page 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Page 427: ...GD32F10x User Manual 427 value ...
Page 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...