5.6 Timing
5.6.3 Ultra DMA data transfer
Figures 5.11 through 5.20 define the timings associated with all phases of Ultra
DMA bursts.
Table 5.23 contains the values for the timings for each of the Ultra DMA Modes.
5.6.3.1 Initiating an Ultra DMA data in burst
5.6.3.2 contains the values for the timings for each of the Ultra DMA Modes.
DMARQ
(device)
DMACK-
(host)
STOP
(host)
HDMARDY-
(host)
DSTROBE
(device)
DD (15:0)
DA0,DA1,DA2,
CS0-,CS1-
t
UI
t
ENV
t
FS
t
ENV
t
ZAD
t
FS
t
ZAD
t
DVH
t
AZ
t
ZIORDY
t
ACK
t
ACK
t
ACK
t
VDS
t
DZFS
t
ZFS
Note:
The definitions for the STOP, HDMARDY-and DSTROBE signal lines are
not in effect until DMARQ and DMACK- are asserted.
Figure 5.11 Initiating an Ultra DMA data in burst
C141-E258
5-151
Summary of Contents for MHW2040AC
Page 1: ...C141 E258 03EN MHW2060AC MHW2040AC DISK DRIVES PRODUCT MANUAL ...
Page 4: ...This page is intentionally left blank ...
Page 8: ...This page is intentionally left blank ...
Page 10: ...This page is intentionally left blank ...
Page 12: ...This page is intentionally left blank ...
Page 38: ...This page is intentionally left blank ...
Page 56: ...This page is intentionally left blank ...
Page 76: ...This page is intentionally left blank ...
Page 264: ...This page is intentionally left blank ...
Page 266: ...This page is intentionally left blank ...
Page 272: ...This page is intentionally left blank ...
Page 274: ...This page is intentionally left blank ...
Page 276: ......
Page 277: ......
Page 278: ......