Interface
Upon receipt of this command, the device sets the BSY bit of the Status register
and enters the sleep mode. The device then clears the BSY bit and generates an
interrupt. The device generates an interrupt even if the device has not fully entered
the sleep mode.
In the sleep mode, the spindle motor is stopped and the ATA interface section is
inactive. All I/O register outputs are in high-impedance state.
The only way to release the device from sleep mode is to execute a software or
hardware reset.
At command issuance (I/O registers setting contents)
1F7
H
(CM)
X’99’ or X’E6’
1F6
H
(DH) x x x
DV
xx
1F5
H
(CH)
1F4
H
(CL)
1F3
H
(SN)
1F2
H
(SC)
1F1
H
(FR)
xx
xx
xx
xx
xx
At command completion (I/O registers contents to be read)
1F7
H
(ST) Status
information
1F6
H
(DH) x x x
DV
xx
1F5
H
(CH)
1F4
H
(CL)
1F3
H
(SN)
1F2
H
(SC)
1F1
H
(ER)
xx
xx
xx
xx
Error information
5-40
C141-E258
Summary of Contents for MHW2040AC
Page 1: ...C141 E258 03EN MHW2060AC MHW2040AC DISK DRIVES PRODUCT MANUAL ...
Page 4: ...This page is intentionally left blank ...
Page 8: ...This page is intentionally left blank ...
Page 10: ...This page is intentionally left blank ...
Page 12: ...This page is intentionally left blank ...
Page 38: ...This page is intentionally left blank ...
Page 56: ...This page is intentionally left blank ...
Page 76: ...This page is intentionally left blank ...
Page 264: ...This page is intentionally left blank ...
Page 266: ...This page is intentionally left blank ...
Page 272: ...This page is intentionally left blank ...
Page 274: ...This page is intentionally left blank ...
Page 276: ......
Page 277: ......
Page 278: ......