Symphony DSP56724/DSP56725 Multi-Core Audio Processors Reference Manual, Rev. 0
Freescale Semiconductor
20-1
Chapter 20
Chip Configuration Module
20.1
Introduction
The Chip Configuration module contains several registers which are used to select the features of the chip
and to control some peripheral devices’ pin switching or pin mux. Chip Configuration module features
includes:
•
Controls Shared Bus Arbitration and EMC Burst Mode and EMC Burst Mode
•
Pin Mux control of ESAI and S/PDIF Rx Clock output mux on ESAI HCKR pins
•
Shared Peripherals soft reset triggering and auto de-assertion
•
EMC phase-locked loop (PLL) control and status
20.1.1
Modes of Operation
The chip configuration registers can be accessed by both DSP cores.
20.2
Memory Map and Register Definition
shows the memory map for all the chip configuration registers.
20.2.1
Memory Map
Table 20-1. Chip Configuration Module Memory Map
Offset or
Address
Register
Access
Reset Value
Section/Page
y:$FFFFE7
Reserved
R
0x00_0000
y:$FFFFE6
External Memory Burst Control
R/W
0x00_0000
y:$FFFFE5
EMC PLL Status and Control
R/W
0x00_0002
y:$FFFFE4
Pin Mux Control
R/W
0x00_0000
y:$FFFFE3
ESAI Pin Switch Control
R/W
0x00_0000
y:$FFFFE2
Once Debug and Burst Control
R/W
0x00_0000
y:$FFFFE1
Shared Peripherals Soft Reset Control
rwm
0x00_0000
y:$FFFFE0
Shared Bus Arbitration Mode Configuration
R/W
0x00_0000