Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
20-12
Freescale Semiconductor
Chip Configuration Module
20.2.2.9
Peripheral Soft Reset Control Register (PSRC)
The PSRC Control Register is shown in
Table 20-11. ODBC Field Descriptions
Bit
Field
Description
23
ODRE1
ONCE Debug Request from Core-1 to Core-0
0 Disable ONCE Debug Request from Core-1 to Core-0
1 Enable ONCE Debug Request from Core-1 to Core-0
22
ODRE0
ONCE Debug Request from Core-0 to Core-1
0 Disable ONCE Debug Request from Core-0 to Core-1
1 Enable ONCE Debug Request from Core-0 to Core-1
21–4
Reserved Write 0 for future compatibility.
3
IWB1
Invalidating the write buffer of Core-1(DMA 1)
0 Not invalidating the write buffer of Core-1(DMA 1)
1 invalidating the write buffer of Core-1(DMA 1)
Writing 1 to this bit will invalidate the write-buffer of Core-1(DMA 1), and it is automatically cleared
by hardware when Core-1(DMA 1) write-buffer invalidation acknowledge asserted
2
IRB1
Invalidating the read buffer of Core-1(DMA 1)
0 Not invalidating the read buffer of Core-1(DMA 1)
1 Invalidating the read buffer of Core-1(DMA 1)
Writing 1 to this bit will invalidate the read-buffer of Core-1(DMA 1), and it is automatically cleared
by hardware when Core-1(DMA 1) read-buffer invalidation acknowledge asserted
1
IWB0
Invalidating the write buffer of Core-0(DMA 0)
0 Not invalidating the write buffer of Core-0(DMA 0)
1 invalidating the write buffer of Core-0(DMA 0)
Writing 1 to this bit will invalidate the write-buffer of Core-0(DMA 1), and it is automatically cleared
by hardware when Core-1(DMA 1) write-buffer invalidation acknowledge asserted.
0
IRB0
Invalidating the read buffer of Core-0(DMA 0)
0 Not invalidating the read buffer of Core-0(DMA 0)
1 Invalidating the read buffer of Core-0(DMA 0)
Writing 1 to this bit will invalidate the read-buffer of Core-0(DMA 0), and it is automatically cleared
by hardware when Core-0(DMA 0) read-buffer invalidation acknowledge asserted.