Chip Configuration Module
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
20-13
Address
Y:FFFFE1
Access: User Read/Write
23
22
21
20
19
18
17
16
15
14
13
12
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
PSRC2 PSRC1 PSRC0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Figure 20-9. Peripheral Soft Reset Control Register (PSRC)
Table 20-12. PSRC Field Description
Bit
Field Description
23–3
Reserved
Write 0 for future compatibility.
2
PSRC2
ASRC Soft Reset Trigger Bit
Writing 1 to this bit will cause a soft reset of the ASRC Block; the reset period is 6 system clock cycles.
This bit is cleared by hardware after the reset period reaches 6 system clock cycles.
1
PSRC1
EMC Soft Reset Trigger Bit
Writing 1 to this bit will cause a soft reset of the EMC module; the reset period is 6 system clock cycles.
This bit is cleared by hardware after the reset period reaches 6 system clock cycles.
0
PSRC0
S/PDIF Soft Reset Trigger Bit
Writing 1 to this bit will cause a soft reset of the S/PDIF Block; the reset period is 6 system clock cycles.
This bit is cleared by hardware after the reset period reaches 6 system clock cycles.