e200z6 Core Complex
MPC5565 Microcontroller Reference Manual, Rev. 1.0
3-12
Freescale Semiconductor
— L1 cache flush and invalidate register (L1FINV0) controls software flushing and invalidation
of the L1 unified cache.
•
Memory management unit registers
— MMU configuration register (MMUCFG) is a read-only register that allows software to query
the configuration of the MMU.
— MMU assist (MAS0-MAS4, MAS6) registers provide the interface to the core from the
memory management unit.
— MMU control and status register (MMUCSR0) controls invalidation of the MMU.
— TLB configuration registers (TLBCFG0, TLBCFG1) are read-only registers that allow
software to query the configuration of the TLBs.
•
System version register (SVR) is a read-only and identifies the version (model) and revision level
of the system with an e200z6 processor built on the Power Architecture embedded category.
For more details about these registers, refer to the e200z6 core reference documentation.
3.2.3
e200z6 Core Complex Features Not Supported in the Device
The device implements a subset of the e200z6 core complex features. The e200z6 core complex features
that are
not
supported in the device are described in
Table 3-1. e200z6 Features Not Supported in the Device Core
Function / Category
Description
Disabled events
The external debug event (DEVT2) and unconditional debug event (UDE) are not supported.
Power management
e200z6 core halted state and stopped state are not supported.
Power management
The following low-power modes are not supported:
Doze mode
Nap mode
Sleep mode
Time-base interrupt wake-up from low-power mode is not supported.
Power management
Core wake up is not supported.
MSR[WE] bit in the machine state register is not supported.
The OCR[WKUP] bit in the e200z6 OnCE control register (OCR) has no effect.
Machine check
The machine check input pin is not supported. HID0 [EMCP] has no effect, and MCSR[MCP] always
reads a negated value.
PVR value
Least significant halfword of processor version register (PVR) is 0x 0000, that contains the following
bitfields:
MBG Use = 0x00
MBG Rev = 0x0
MBG ID = 0x0
The PVR register has two bitfields in the device.
Reservation management
Reservation management logic external to the e200z6 is not implemented.
Verification
The system version register (SVR) of the e200z6 is 0x 0000_0000.
Time base
The decrement counters are always enabled in the e200z6.
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...