DW1000 User Manual
© Decawave Ltd 2017
Version 2.12
Page 21 of 242
GPIOs are set to mode 0, their default function as shown in Table 3.
Table 3: GPIO Default Functions
GPIO Pin
Default Function
GPIO0/RXOKLED
GPIO0
GPIO1/SFDLED
GPIO1
GPIO2/RXLED
GPIO2
GPIO3/TXLED
GPIO3
GPIO4/EXTPA
GPIO4
GPIO5/EXTTXE/SPIPHA
GPIO5
GPIO6/EXTRXE/SPIPOL
GPIO6
SYNC/GPIO7
SYNC
IRQ/GPIO8
IRQ
Smart TX power is on by default, see section
Register file: 0x1E – Transmit Power Control
and
for configuration and operation information.
Register file: 0x1D – SNIFF Mode
for details, frame wait timeout (see SYS_CFG register
Register file: 0x0C – Receive Frame Wait Timeout Period
) and preamble detection timeout
(see
Sub-Register 0x27:24 – DRX_PRETOC
) are off, whilst SFD detection timeout (see
) is on.
Other SYS_CFG register settings such as Automatic Receiver Re-Enable (RXAUTR) and MAC functions such as
frame filtering (FFEN), double buffering (DIS_DRXB) and automatic acknowledgement (AUTOACK) are all off
by default. Automatic CRC generation is on and the CRC LFSR is initialized to 0’s (FCS_INIT2F).
Note that CRC generation is selected as part of a transmit command, see
Register file: 0x0D – System Control
External synchronisation and the use of external power amplifiers are deactivated by default, see sections
6.1 – External Synchronisation
6.2 – External Power Amplification
2.5.2 Default Channel Configuration
Channel 5, preamble code 4 and 16 MHz PRF are set by default in the CHAN_CTRL register, see
The transmit data rate is set to 6.8 Mbps in the TX_FCTRL register, see TXBR field in
. The receive data rate is never set unless 110 kbps reception is required. Note that
this must be configured in register SYS_CFG, field RXM110K, see
Register file: 0x04 – System Configuration
The RF PLL and Clock PLL are configured for channel 5 operation by default, please refer to