![Cirrus Logic CS42426 Manual Download Page 61](http://html.mh-extra.com/html/cirrus-logic/cs42426/cs42426_manual_2608568061.webp)
61
CS42426
SWITCHING CHARACTERISTICS
(For CQ, T
A
= -10 to +70° C; For DQ, T
A
= -40 to +85° C;
VA = 5 V, VD =VLC= 3.3 V, VLS = 1.8 V to 5.25 V; Inputs: Logic 0 = DGND, Logic 1 = VLS, C
L
= 30 pF)
Notes: 13. After powering up the CS42426, RST should be held low after the power supplies and clocks are settled.
14. See Table 2 on page 15 for suggested OMCK frequencies
15. Limit the loading on RMCK to 1 CMOS load if operating above 24.576 MHz.
Parameters
Symbol Min
Typ
Max
Units
RST pin Low Pulse Width (Note 13)
1
-
-
ms
PLL Clock Recovery Sample Rate Range
30
-
200
kHz
RMCK output jitter
(Note 15)
-
200
-
ps RMS
RMCK output duty cycle
45
50
55
%
OMCK Duty Cycle
(Note 14)
40
50
60
%
DAC_SCLK, ADC_SCLK Duty Cycle
45
50
55
%
DAC_LRCK, ADC_LRCK Duty Cycle
45
50
55
%
Master Mode
RMCK to DAC_SCLK, ADC_SCLK active edge delay
t
smd
0
-
10
ns
RMCK to DAC_LRCK, ADC_LRCK delay
t
lmd
0
-
10
ns
Slave Mode
DAC_SCLK, ADC_SCLK Falling Edge to
ADC_SDOUT, ADC_SDOUT Output Valid
t
dpd
-
50
ns
DAC_LRCK, ADC_LRCK Edge to MSB Valid
t
lrpd
-
20
ns
DAC_SDIN Setup Time Before DAC_SCLK Rising
Edge
t
ds
-
10
ns
DAC_SDIN Hold Time After DAC_SCLK Rising Edge
t
dh
-
30
ns
DAC_SCLK, ADC_SCLK High Time
t
sckh
20
-
-
ns
DAC_SCLK, ADC_SCLK Low Time
t
sckl
20
-
-
ns
DAC_SCLK, ADC_SCLK rising to DAC_LRCK,
SAI_LRCK Edge
t
lrckd
25
-
-
ns
DAC_LRCK, ADC_LRCK Edge to DAC_SCLK,
ADC_SCLK Rising
t
lrcks
25
-
-
ns
DAC_SCLK
ADC_SCLK
(output)
RM CK
t
smd
t
lmd
DAC_LRCK
ADC_LRCK
(output)
sckh
sckl
t
t
M S B
MS B-1
tdpd
A DC _ SD OU T
DAC _S DIN x
dh
t
d s
t
lrpd
t
lrcks
t
lrckd
t
DA C_ SC LK
AD C_ SC LK
(in put)
DA C_ LR CK
AD C_ LR CK
(inp ut)
Figure 56. Serial Audio Port Master Mode Timing
Figure 57. Serial Audio Port Slave Mode Timing