![Cirrus Logic CS42426 Manual Download Page 32](http://html.mh-extra.com/html/cirrus-logic/cs42426/cs42426_manual_2608568032.webp)
CS42426
32
5 REGISTER DESCRIPTION
All registers are read/write except for I.D. and Revision Register, OMCK/PLL_CLK Ratio Register, Clock
Status and Interrupt Status Register which are read only. See the following bit definition tables for bit as-
signment information. The default state of each bit after a power-up sequence or reset is listed in each bit
description.
5.1
Memory Address Pointer (MAP)
Not a register
5.1.1
INCREMENT(INCR)
Default = 1
Function:
Memory address pointer auto increment control
0 - MAP is not incremented automatically.
1 - Internal MAP is automatically incremented after each read or write.
5.1.2
MEMORY ADDRESS POINTER (MAPX)
Default = 0000001
Function:
Memory address pointer (MAP). Sets the register address that will be read or written by the control
port.
5.2
Chip I.D. and Revision Register (address 01h) (Read Only)
5.2.1
CHIP I.D. (CHIP_IDX)
Default = 1110
Function:
I.D. code for the CS42426. Permanently set to 1110.
5.2.2
CHIP REVISION (REV_IDX)
Default = 0001
Function:
CS42426 revision level. Revision C is coded as 0011.
7
6
5
4
3
2
1
0
INCR
MAP6
MAP5
MAP4
MAP3
MAP2
MAP1
MAP0
7
6
5
4
3
2
1
0
Chip_ID3
Chip_ID2
Chip_ID1
CHIP_ID0
Rev_ID3
Rev_ID2
Rev_ID1
Rev_ID0