
MSC SM2S-IMX8M User Manual
35 / 92
Signal
Pin
Type
Signal
Level
Pin on
i.MX8M
Pin name on
i.MX8M
Power
Tolerance
PU/PD
Description
/
LVDS1_2- / DSI1_D2-
O
LVDS
n.a.
n.a.
2.8V
LVDS Channel 1 differential pair
/
LVDS1_3- / DSI1_D3-
O
LVDS
n.a.
n.a.
2.8V
LVDS Channel 1 differential pair
L / D
LVDS1_CK- / D
O
LVDS
n.a.
n.a.
2.8V
LVDS Channel 1 differential clock
LCD0_VDD_EN
O PP
1.8V
CMOS
H2
SAI1_RXD2
1.8V
PD 10k
LCD0 panel power enable (CPU GPIO4_IO4)
LCD0_BKLT_EN
O PP
1.8V
CMOS
E2
SAI1_TXD1
1.8V
LCD0 backlight enable (CPU GPIO4_IO13)
LCD0_BKLT_PWM
O PP
1.8V
CMOS
F6
SPDIF_TX
1.8V
PD 10k
LCD0 backlight brightness control (PWM3_OUT)
LCD1_VDD_EN
O PP
1.8V
CMOS
J2
SAI1_RXD3
1.8V
PD 10k
LCD1 panel power enable (CPU GPIO4_IO5)
LCD1_BKLT_EN
O PP
1.8V
CMOS
C1
SAI1_TXD7
1.8V
LCD1 backlight enable (CPU GPIO4_IO19)
LCD1_BKLT_PWM
O PP
1.8V
CMOS
G6
SPDIF_RX
1.8V
PD 10k
LCD1 backlight brightness control (PWM2_OUT)
I2C_LCD_CK
O PP
1.8V
CMOS
G8
I2C3_SCL
1.8V
PU 2.2k
1.8V
I²C clock output for LVDS display use (I2C3)
I2C_LCD_DAT
I/O OD
1.8V
CMOS
E9
I2C3_SDA
1.8V
PU 2.2k
1.8V
I²C data line for LVDS display use (I2C3)
NOTE:
The DSI bridge is only capable of a single-link output on channel 0 or a dual-link output on channel 0 and 1.
A simultaneous output of the same source on LVDS channel 0 and channel 1 or independent usage on LVDS channel 0 and channel 1
is not supported.
For support of customer specific LVDS displays (timing, resolution, etc) please contact your local support team.