
MSC SM2S-IMX8M User Manual
13 / 92
SPI:
Up to 2x SPI with 2 chip selects each
NOTE: CAN and SPI are mutual exclusive
Optional QSPI NOR Flash
(population option on module only)
I²C Bus:
I²C and SM-Bus for Power Management functions
I²C bus for general purpose
I²C bus for LVDS display interface
I²C bus for HDMI interface
2x I²C bus for camera interfaces
UART:
2x legacy UARTs without RTS/CTS support
Up to 2x legacy UARTs with RTS/CTS support
NOTE: Quantity of UART interfaces with RTS/CTS support is dependent on SPI/CAN, mutual exclusive option.
SDIO/eMMC:
SD Host Controller Standard Specification 3.0 and MMC System Specification 5.1
1bit/4bit SDIO
eMMC NAND flash with up to 64GByte (option)
EEPROM:
64Kb EEPROM on I2C bus for module information and user applications