16
22 Sept 2016
v1.1
LA[2:16]_<P|N>
VADJ
VREF_A_M2C
FMC LPC Connector
MicroHeader
JX
1
FPGA
Diff IO
VCCIO
VADJ
GBTCLK0_M2C_<P|N>
DP0_M2C_<P|N>
DP0_C2M_<P|N>
GA[0:1]
SCL
SDA
TDI
JTAG
HDR
TMS
TCK
J7
TDO
3P3V AUX
3P3V
12P0V
PRSNT_L
PG_C2M
Jumpers
MRCC
LA[19:33]_<P|N>
VADJ
VREF_A_M2C
JX
2
VCCIO
VADJ
LA17_<P|N>_CC
LA18_<P|N>_CC
CLK0_M2C_<P|N>
LA00_<P|N>_CC
LA01_<P|N>_CC
CLK1_M2C_<P|N>
Not Connected
Not Connected
Not Connected
Not Connected
MRCC
SRCC
MRCC
MRCC
SRCC
FPGA
Diff IO
FPGA
SE IO
FPGA
SE IO
Not Connected
TDI
TDI
TDO
TDO
U2
FPGA
FMC_PRSNT_N
Figure 7 – FMC Connections
Note
: The FMC slot SDA, SCL, and FMC_PRSNT signals are 3.3V levels. For this reason, level
translation is implemented to follow the VADJ level.