Chapter 2: Board Components
2–19
Configuration, Status, and Setup Elements
August 2012
Altera Corporation
100G Development Kit, Stratix V GX Edition
Reference Manual
Figure 2–5
shows the schematic connections for the dedicated JTAG programming
header (J59).
Status Elements
The development board include board-specific status LEDs and switches for enabling
and configuring various features on the board, as well as a 16 character × 2 line LCD
for displaying board power and temperature measurements. This section describes
the status and setup elements.
Status LEDs
Surface mount LEDs indicate the various status of the board. A logic 0 is driven on the
I/O port to turn on the LED while a logic 1 is driven to turn off the LED.
Table 2–7
lists the LED board references, names, and functional descriptions.
Figure 2–5. JTAG Programming Header
Stratix V GX
JTAG
Programming Header
Jumper to remove
the MAX II CPLD from
JTAG programming header
TDI
TMS
TCK
LAST_TDO
S4GT_TDI
S4GT_TDO
JTAG_TMS
JTAG_TCK
JTAG_TMS
JTAG_TCK
MAX_FPP_TDI MAX_FPP_TDO
MAX II CPLD
9
5
1
3
Table 2–7. Status LEDs (Part 1 of 2)
Board
Reference
LED Name
Schematic
Signal Name
I/O Standard
LED Description
D1
Power
—
—
Blue LED. Illuminates when the board power switch
(SW1) is on. Driven by the 3.3-V regulator.
D20
DUPLEX
ENET_LED_DUPLEX
2.5-V CMOS
Green LED. Illuminates to indicate Ethernet full
duplex status. Driven by the Marvell 88E1111 PHY.
D21
1000
ENET_LED_LINK1000
2.5-V CMOS
Green LED. Illuminates to indicate Ethernet linked
at 1000-Mbps connection speed. Driven by the
Marvell 88E1111 PHY.
D22
100
ENET_LED_LINK100
2.5-V CMOS
Green LED. Illuminates to indicate Ethernet linked
at 100-Mbps connection speed. Driven by the
Marvell 88E1111 PHY.
D23
10
ENET_LED_LINK10
2.5-V CMOS
Green LED. Illuminates to indicate Ethernet linked
at 10-Mbps connection speed. Driven by the
Marvell 88E1111 PHY.