Chapter 6: IP Core Interfaces
6–37
Transaction Layer Configuration Space Signals
November 2012
Altera Corporation
Arria V GZ Hard IP for PCI Express
Configuration Space Register Access Timing
shows typical traffic on the
tl_cfg_ctl
bus. The
tl_cfg_add
index
increments on the rising edge of
pld_clk
specifying which Configuration Space
register information is being driven onto
tl_cfg_ctl
.
[30]
Link Status 2 Register[0]
Current de-emphasis level.
[29:25]
Status Register[15:11]
Records the following 5 primary command status errors:
■
Bit 15: detected parity error
■
Bit 14: signaled system error
■
Bit 13: received master abort
■
Bit 12: received target abort
■
Bit 11: signalled target abort
[24]
Secondary Status Register[8]
Master data parity error
[23:6]
Root Status Register[17:0]
Records the following PME status information:
■
Bit 17: PME pending
■
Bit 16: PME status
■
Bits[15:0]: PME request ID[15:0]
[5:1]
Secondary Status Register[15:11]
Records the following 5 secondary command status errors:
■
Bit 15: detected parity error
■
Bit 14: received system error
■
Bit 13: received master abort
■
Bit 12: received target abort
■
Bit 11: signalled target abort
[0]
Secondary Status Register[8]
Master Data Parity Error
Table 6–14. Mapping Between tl_cfg_sts and Configuration Space Registers (Part 2 of 2)
tl_cfg_sts
Configuration Space Register
Description
Figure 6–33. tl_cfg_ctl Timing
pld_clk
tl_cfg_add[3:0]
tl_cfg_ctl[31:0]
2
3
4
5
6
7
8
9
A
B
8
9
A
B
C
D
E
00...
00...
00...
7F...
00000000
00000000
00...
00...