Acces I/O products mPCIE-ADIO16-8F Series Hardware Manual Download Page 7

 

 

ACCES I/O Products, Inc. 

MADE IN THE USA 

mPCIe-ADIO16-16F Family Manual 

 

Rev B1f 

 

ADC Advanced Sequencer Gain Control, 18 of 64-bit Memory BAR[2+3] Read/Write 32-bits only 

bit  D31  D30  D29  D28  D27  D26  D25  D24  D23  D22  D21  D20  D19  D18  D17  D16  D15  D14  D13  D12  D11  D10  D9  D8  D7  D6  D5  D4  D3  D2  D1  D0 

Name  RSV  AIN 7 GAIN2:0  RSV  AIN 6 GAIN2:0  RSV  AIN 5 GAIN2:0  RSV  AIN 4 GAIN2:0  RSV  AIN 3 GAIN2:0  RSV  AIN 2 GAIN2:0  RSV  AIN 1 GAIN2:0  RSV  AIN 0 GAIN2:0 

Each nybble configures the gain of the corresponding Analog Input channel ONLY when the ADC is running in Advanced Sequenced mode. 

Table 1 - Gain Codes 

GAIN2:0 

“gain code”

 

D2  D1  D0  Range  

Volts 

per pin

 

Range 
V p-p, MAX 

µV

/

Count

 

Differential rejection 

Notes 

±12 

49.15 

750 

 

The voltage range is shown as recommended max voltage per input 
pin. 
The recommendation is slightly narrower than max to allow 
calibration. 
The voltages that can be 

measured,

 between the + input and the 

 or 

COMMON inputs, are double: the ±12V range will return voltages 
b24V and -

24V, or “48V p

-

p”.

 

±5 

20.48 

312.5 

±5.12 

±2.5 

10.24 

156.3 

±7.68 

±1.25 

5.12 

75.13 

±8.96 

±0.625 

2.56 

39.06 

±9.60 

±0.3125 

1.28 

19.53 

±9.92 

±10 

40.96 

625 

 

Gain code 6 (110) is reserved and will result in undefined behavior 

 

ADC FIFO Almost Full IRQ Threshold, 20 of 64-bit Memory BAR[2+3] Read/Write 32-bits only 

bit  D31 through D12 

D11 through D0 

Name  UNUSED 

FAF  

FAF:  

Write any 12-bit value (0..4095) to set the amount of entries in the ADC FIFO allowed to accumulate before a FIFO Almost Full IRQ is fired. 

In Software ADC Start mode (ADC Rate Divisor (+10) cleared to zero) the FIFO is 32-bits wide, able to hold up to 4095 conversion results (+statuses). 
In all other ADC Start Modes the ADC FIFO is 64-bits wide, holds two ADC Conversions (+statuses) per FIFO entry and the FIFO thus holds 8190 conversion/status pairs.  Refer to 
the ADC FIFO (+30) register description for more details. 

 

ADC FIFO Count, 28 of 64-bit Memory BAR[2+3] Read-Only 32-bits only 

bit  D31 through D12 

D11 through D0 

Name  UNUSED 

FIFO Count 

FIFO Count:  

Read FIFO Count to determine how many entries the ADC FIFO contains.   

In Software ADC Start Mode (ADC Rate Divisor (+10) cleared to zero) the FIFO Count determines how many ADC Conversions (+statuses) are held in the FIFO.  Read the ADC FIFO 
this many times to gather the acquired ADC Data. 
In all other modes the FIFO Count reports the number of 

pairs

 of ADC Conversions are available in the FIFO.  Were you to read the data from the ADC FIFO (+30) you would read 

two 32-bit values per FIFO Count to gather the acquired data. However, in these modes it is generally best to let DMA transfer the FIFO data, which is performed at the native 
64-bit FIFO width. 

 

ADC FIFO Data, 30 of 64-bit Memory BAR[2+3] Read-Only 32-bits only 

bit  D31  

D30 

D29  D28  D27  D26  D25 

D24  D23  D22 through D20  D19  D18 through D16 

D15 through D0 

Name  INVALID  RUNNING  DIO7  DIO6  DIO5  DIO4  TEMP  MUX  RSV  Channel 

Diff  Gain 

ADC Counts (Two’s complement)

 

 

ADC FIFO Data:   Read the RAW-format ADC Conversion results (in twos-complement 16-bit form) and the associated status word. 

INVALID:  

If INVALID is SET then all other bits are undefined and the entry should be discarded.  This can occur if you read from the ADC FIFO while the ADC FIFO Count 
(+28) is zero. 

Summary of Contents for mPCIE-ADIO16-8F Series

Page 1: ...com 10623 Roselle Street 800 326 1649 http accesio com mPCIe ADIO16 8F San Diego CA 92121 1506 USA sales accesio com MADE IN THE USA 8 ANALOG INPUT 4 ANALOG OUTPUT 16 DIGITAL I O FOR MINI PCI EXPRESS...

Page 2: ...timer A D Scan Start mode optimizes inter channel timing High impedance 8 channel input 1 M 32k FIFO plus DMA for efficient robust data streaming Four 16 bit analog outputs 5 per channel programmable...

Page 3: ...m and 2 5mm sizes Some computers may provide stand offs Please consult your computer manufacturer if it requires a different size The mPCIe standard like its PCI Mini Card predecessor was designed ass...

Page 4: ...conversions over at CH0 1 0 Advanced Sequence Acquires Channel 0 using the gain selected via 18 bits 2 0 Conversion starts will automatically cycle through the channels from CH0 through INx2 0 and ea...

Page 5: ...scription Note All registers must be accessed as 32 bits 0 R W Resets and Power Board and Feature Reset command bits and ADC Power Down control bit and status 4 W DAC Control DAC LTC1664 Command Regis...

Page 6: ...ing a 1 will reset the entire device to its power on reset state All RST bits are command bits a 1 causes the reset to occur and the reset clears the 1 DAC Control Offset 4 of 64 bit Memory BAR 2 3 Re...

Page 7: ...IRQ is fired In Software ADC Start mode ADC Rate Divisor 10 cleared to zero the FIFO is 32 bits wide able to hold up to 4095 conversion results statuses In all other ADC Start Modes the ADC FIFO is 6...

Page 8: ...C_GetImmediateV iBoard pVolts iChannel iRange ADC_GetImmediateScanV iBoard pVolts etc ADC Control Offset 38 of 64 bit Memory BAR 2 3 Read Write 32 bits only bit D31 through D19 D18 D17 D16 D15 D14 thr...

Page 9: ...imeout IRQ has been fired DDONE If DDONE is SET then a DMA Done IRQ has been fired ADCSTART If ADCSTART is SET then an IRQ has been fired from the DIO14 Secondary Function ADCSTART Refer to DIO Contro...

Page 10: ...d timeout period write the value read from C to 4C When the Watchdog Barks the board is RESET as if just powered on or as if a 1 is written to the Resets and Power 0 register with the following except...

Page 11: ...d on the product page on the website Here are some useful links Links to useful downloads ACCES web site http accesio com Product web page accesio com mPCIe DIO 24S This manual accesio com MANUALS mPC...

Page 12: ...on condensing Dimensions Length 50 95mm 2 006 Width 30 00mm 1 181 Power Power required from mPCIe Bus 3 3VDC 190mA idle 290mA full load 1 5VDC 270mA idle 285mA full load I O Interface Connectors On ca...

Page 13: ...on RMA number which must appear on the outer label of the return package All units components should be properly packed for handling and returned with freight prepaid to the ACCES designated Service C...

Reviews: