
<
2
.75
7UGT U/CPWCN
#FFTGUU5RCEG
=L/2*
7/<:
The Stack Pointer High register (
0FEH
), the interrupt mask register
2
(
0F9H
), and the interrupt request
register 2 (
0F8H
) are optional and are reserved if not implemented.
Table 1-1. Z8
P
LUS
Core Control Registers
Hex Address
Register Name
Register Description
Comments
0FFH
STKPTR (SPL)
Stack Pointer Low
LSB of Stack Pointer
0FEH
SPH
Stack Pointer High
MSB of Stack Pointer
0FDH
REGPTR(RP)
Register Pointer
0FCH
FLAGS
Flags
0FBH
IMASK
Interrupt Mask 1
Ints. 0 - 6
0FAH
IREQ
Interrupt Request 1
Ints. 0 - 6
0F9H
IMASK2
Interrupt Mask 2
Ints. 7 - 14
0F8H
IREQ2
Interrupt Request 2
Ints. 7 - 14
0F7H
Reserved
0F6H
Reserved
0F5H
Reserved
0H4H
Reserved
0F3H
Reserved
0F2H
Reserved
0F1H
Reserved
0F0H
Reserved