
Zynq-7000 PCB Design Guide
57
UG933 (v1.8) November 7, 2014
Chapter 5:
Processing System (PS) Power and Signaling
Dynamic Memory
Zynq-7000 AP SoC devices support DDR2, DDR3/3L, and LPDDR2 (mobile DDR) dynamic
memory. The memory is connected to dedicated pins in I/O Bank 502. This bank has
dedicated I/O, termination, and reference voltage supplies.
DDR runs at very high speeds and special care need to be taken in board layout to ensure
signal integrity. The following sections show the recommendations for DDR memory
designs for Zynq-7000 AP SoC devices.
DDR Interface Signal Pins
lists all dynamic memory interface signals in Bank 502.
X-Ref Target - Figure 5-4
Figure 5-4:
Setting Mode Pins
UG585_c30_03_020713
GND
V
CCO_MIO0
1
2
3
MIO
20 K
Ω
Table 5-4:
DDR Interface Signal Pins
Pin Name
Direction
Description
DDR_CK_P
O
Differential clock output positive
DDR_CK_N
O
Differential clock output negative
DDR_CKE
O
Clock enable
DDR_CS_B
O
Clock select
DDR_RAS_B
O
RAS row address select
DDR_CAS_B
O
CAS column address select
DDR_WE_B
O
Write enable
DDR_BA[2:0]
O
Bank address
DDR_A[14:0]
O
Address
DDR_ODT
O
Output dynamic termination
DDR_DRST_B
O
Reset