
ZC702 Board User Guide
www.xilinx.com
70
UG850 (v1.2) April 4, 2013
ZC702 Board UCF Listing
#NET PHY_TX_CTRL LOC = F11 ; # Bank 501 - PS_MIO21_501
#NET PHY_RXD0 LOC = E11 ; # Bank 501 - PS_MIO23_501
#NET PHY_RXD2 LOC = F12 ; # Bank 501 - PS_MIO25_501
#NET PHY_RX_CTRL LOC = D7 ; # Bank 501 - PS_MIO27_501
#NET USB_DIR LOC = E8 ; # Bank 501 - PS_MIO29_501
#NET USB_NXT LOC = F9 ; # Bank 501 - PS_MIO31_501
#NET USB_DATA1 LOC = G13 ; # Bank 501 - PS_MIO33_501
#NET USB_DATA3 LOC = F14 ; # Bank 501 - PS_MIO35_501
#NET USB_DATA6 LOC = F13 ; # Bank 501 - PS_MIO38_501
#NET SDIO_CLK_LS LOC = E14 ; # Bank 501 - PS_MIO40_501
#NET SDIO_DAT0_LS LOC = D8 ; # Bank 501 - PS_MIO42_501
#NET SDIO_DAT2_LS LOC = E13 ; # Bank 501 - PS_MIO44_501
#NET CAN_RXD_LS LOC = D12 ; # Bank 501 - PS_MIO46_501
#NET USB_UART_RX LOC = D11 ; # Bank 501 - PS_MIO48_501
#NET PS_SCL_MAIN LOC = D13 ; # Bank 501 - PS_MIO50_501
#NET PHY_MDC LOC = D10 ; # Bank 501 - PS_MIO52_501
#NET PS_SRST_B LOC = C9 ; # Bank 501 - PS_SRST_B_501
#NET PS_DIP_SW0 LOC = B6 ; # Bank 500 - PS_MIO14_500
#NET PHY_TX_CLK LOC = D6 ; # Bank 501 - PS_MIO16_501
#NET PHY_TXD1 LOC = A7 ; # Bank 501 - PS_MIO18_501
#NET PHY_TXD3 LOC = A8 ; # Bank 501 - PS_MIO20_501
#NET PHY_RX_CLK LOC = A14 ; # Bank 501 - PS_MIO22_501
#NET PHY_RXD1 LOC = B7 ; # Bank 501 - PS_MIO24_501
#NET PHY_RXD3 LOC = A13 ; # Bank 501 - PS_MIO26_501
#NET USB_DATA4 LOC = A12 ; # Bank 501 - PS_MIO28_501
#NET USB_STP LOC = A11 ; # Bank 501 - PS_MIO30_501
#NET USB_DATA0 LOC = C7 ; # Bank 501 - PS_MIO32_501
#NET USB_DATA2 LOC = B12 ; # Bank 501 - PS_MIO34_501
#NET USB_CLKOUT LOC = A9 ; # Bank 501 - PS_MIO36_501
#NET USB_DATA5 LOC = B14 ; # Bank 501 - PS_MIO37_501
#NET USB_DATA7 LOC = C13 ; # Bank 501 - PS_MIO39_501
#NET SDIO_CMD_LS LOC = C8 ; # Bank 501 - PS_MIO41_501
#NET SDIO_DAT1_LS LOC = B11 ; # Bank 501 - PS_MIO43_501
#NET SDIO_CD_DAT3_LS LOC = B9 ; # Bank 501 - PS_MIO45_501
#NET CAN_TXD_LS LOC = B10 ; # Bank 501 - PS_MIO47_501
#NET USB_UART_TX LOC = C14 ; # Bank 501 - PS_MIO49_501
#NET PS_SDA_MAIN LOC = C10 ; # Bank 501 - PS_MIO51_501
#NET PHY_MDIO LOC = C12 ; # Bank 501 - PS_MIO53_501
#NET IIC_MUX_RESET_B_LS LOC = A6 ; # Bank 500 - PS_MIO13_500
#NET PS_DIP_SW1 LOC = C5 ; # Bank 500 - PS_MIO12_500
#NET PHY_RESET_B_AND LOC = B4 ; # Bank 500 - PS_MIO11_500
#NET PS_LED1 LOC = G7 ; # Bank 500 - PS_MIO10_500
#NET CAN_STB_B_LS LOC = C4 ; # Bank 500 - PS_MIO9_500
#NET PS_MIO8_LED0 LOC = E5 ; # Bank 500 - PS_MIO8_500
#NET USB_RESET_B_AND LOC = D5 ; # Bank 500 - PS_MIO7_500
#NET QSPI_CLK LOC = A4 ; # Bank 500 - PS_MIO6_500
#NET QSPI_IO3 LOC = A3 ; # Bank 500 - PS_MIO5_500
#NET QSPI_IO2 LOC = E4 ; # Bank 500 - PS_MIO4_500
#NET QSPI_IO1 LOC = F6 ; # Bank 500 - PS_MIO3_500
#NET QSPI_IO0 LOC = A2 ; # Bank 500 - PS_MIO2_500
#NET QSPI_CS_B LOC = A1 ; # Bank 500 - PS_MIO1_500
#NET SDIO_SDDET LOC = G6 ; # Bank 500 - PS_MIO0_500
#NET PS_DDR3_RESET_B LOC = F3 ; # Bank 502 - PS_DDR_DRST_B_502
#NET PS_DDR3_DQ3 LOC = D1 ; # Bank 502 - PS_DDR_DQ0_502
#NET PS_DDR3_DQ1 LOC = C3 ; # Bank 502 - PS_DDR_DQ1_502
#NET PS_DDR3_DQ6 LOC = B2 ; # Bank 502 - PS_DDR_DQ2_502
#NET PS_DDR3_DQ7 LOC = D3 ; # Bank 502 - PS_DDR_DQ3_502
#NET PS_DDR3_DM0 LOC = B1 ; # Bank 502 - PS_DDR_DM0_502
#NET PS_DDR3_DQS0_P LOC = C2 ; # Bank 502 - PS_DDR_DQS_P0_502
#NET PS_DDR3_DQS0_N LOC = D2 ; # Bank 502 - PS_DDR_DQS_N0_502
#NET PS_DDR3_DQ0 LOC = E3 ; # Bank 502 - PS_DDR_DQ4_502
#NET PS_DDR3_DQ5 LOC = E1 ; # Bank 502 - PS_DDR_DQ5_502
#NET PS_DDR3_DQ2 LOC = F2 ; # Bank 502 - PS_DDR_DQ6_502
#NET PS_DDR3_DQ4 LOC = F1 ; # Bank 502 - PS_DDR_DQ7_502
#NET PS_DDR3_DQ8 LOC = G2 ; # Bank 502 - PS_DDR_DQ8_502
#NET PS_DDR3_DQ10 LOC = G1 ; # Bank 502 - PS_DDR_DQ9_502
#NET PS_DDR3_DQ9 LOC = L1 ; # Bank 502 - PS_DDR_DQ10_502
#NET PS_DDR3_DQ13 LOC = L2 ; # Bank 502 - PS_DDR_DQ11_502