
ZC702 Board User Guide
www.xilinx.com
66
UG850 (v1.2) April 4, 2013
Appendix C
Master UCF Listing
Overview
The ZC702 master user constraints file (UCF) template provides for designs targeting the
ZC702 board. Net names in the constraints listed below correlate with net names on the
latest ZC702 board schematic. Users must identify the appropriate pins and replace the net
names below with net names in the user RTL.
Users can refer to the UCF files generated by tools such as Memory Interface Generator
(MIG) for memory interfaces and Base System Builder (BSB) for more detailed I/O standards
information required for each particular interface. The FMC connectors J3 and J4 are
connected to 2.5V V
ADJ
banks. Because each user’s FMC card implements customer-specific
circuitry, the FMC bank I/O standards must be uniquely defined by each customer.
Note:
The UCF file listed in this appendix might not be the latest version. Always refer to the ZC702
Evaluation Kit product page (
www.xilinx.com/products/boards-and-kits/EK-Z7-ZC702-G.htm
) for the
latest FPGA pins constraints file.
ZC702 Board UCF Listing
#NET FPGA_DONE LOC = T12 ; # Bank 0 - DONE_0
#NET XADC_DXP LOC = N11 ; # Bank 0 - DXP_0
#NET XADC_AGND LOC = K12 ; # Bank 0 - GNDADC_0
#NET XADC_VCC LOC = K11 ; # Bank 0 - VCCADC_0
#NET XADC_VREFP LOC = M11 ; # Bank 0 - VREFP_0
#NET XADC_VN_R LOC = M12 ; # Bank 0 - VN_0
#NET FPGA_VBATT LOC = G9 ; # Bank 0 - VCCBATT_0
#NET FPGA_TCK_BUF LOC = G11 ; # Bank 0 - TCK_0
#NET XADC_DXN LOC = N12 ; # Bank 0 - DXN_0
#NET XADC_AGND LOC = L12 ; # Bank 0 - VREFN_0
#NET XADC_VP_R LOC = L11 ; # Bank 0 - VP_0
#NET GND LOC = G10 ; # Bank 0 - RSVDGND
#NET VCC2V5 LOC = T10 ; # Bank 0 - RSVDVCC
#NET VCC2V5 LOC = T8 ; # Bank 0 - RSVDVCC
#NET FPGA_INIT_B LOC = T14 ; # Bank 0 - INIT_B_0
#NET FPGA_TDI_BUF LOC = H13 ; # Bank 0 - TDI_0
#NET JTAG_TDO_BUF LOC = G14 ; # Bank 0 - TDO_0
#NET VCC2V5 LOC = T7 ; # Bank 0 - RSVDVCC
#NET 3N579 LOC = T13 ; # Bank 0 - CFGBVS_0
#NET FPGA_PROG_B LOC = T11 ; # Bank 0 - PROGRAM_B_0
#NET FPGA_TMS_BUF LOC = G12 ; # Bank 0 - TMS_0
NET PL_PJTAG_TDO_R LOC = R7 | IOSTANDARD=LVCMOS25; # Bank 13 VCCO - VADJ - IO_0_13
NET PL_PJTAG_TCK LOC = V10 | IOSTANDARD=LVCMOS25; # Bank 13 VCCO - VADJ - IO_L1P_T0_13