24
www.xilinx.com
Spartan-3A DSP 3400A Edition User Guide
UG498 (v2.2) November 17, 2008
Chapter 1:
Introduction
R
C14
K5
0_LA10_P
D14
E3
0_LA09_P
C15
K4
0_LA10_N
D15
F4
0_LA09_N
C16
NC
GND
D16
NC
GND
C17
NC
GND
D17
K7
0_LA13_P
C18
J5
0_LA14_P
D18
J6
0_LA13_N
C19
J4
0_LA14_N
D19
NC
GND
C20
NC
GND
D20
N9
0_LA17_P_CC
C21
NC
GND
D21
P10
0_LA17_N_CC
C22
K3
0_LA18_P
D22
NC
GND
C23
K2
0_LA18_N
D23
N5
0_LA23_P
C24
NC
GND
D24
N4
0_LA23_N
C25
NC
GND
D25
NC
GND
C26
T5
0_LA27_P
D26
N1
0_LA26_P
C27
U4
0_LA27_N
D27
N2
0_LA26_N
C28
NC
GND
D28
NC
GND
C29
NC
GND
D29
A25
TCK
C30
AF23
(1)
SCL
D30
E23
TDI
C31
AE25
(1)
SDA
D31
NC
TDO
C32
NC
GND
D32
NC
3P3VAUX
C33
NC
GND
D33
D4
TMS
C34
NC
GA0 (ground)
D34
NC
TRSTL
C35
NC
12P0V
D35
NC
GA1 (GND)
C36
NC
GND
D36
NC
3P3V
C37
NC
12P0V
D37
NC
GND
C38
NC
GND
D38
NC
3P3V
C39
NC
3P3V
D39
NC
GND
C40
NC
GND
D40
NC
3P3V
1. I
2
C bus connected to FPGA through I
2
C mux (U1). Mux needs to be configured for the proper channel
Table 1-9:
FMC #1 Expansion Connector Pin Assignments (1)
(Cont’d)
FMC Pin
FPGA Pin
Signal
FMC Pin
FPGA Pin
Signal
electronic components distributor