Virtex-5 RocketIO GTP Transceiver User Guide
73
UG196 (v1.3) May 25, 2007
Reset
R
Ports and Attributes
defines the shared tile reset ports.
There are no attributes in this section.
Table 5-6:
Shared Tile Reset Ports
Port
Dir
Domain
Description
GTPRESET
In
Async
This port is driven High to start the full GTP_DUAL reset sequence.
This sequence takes about 160
μ
s to complete, and systematically
resets all subcomponents of the GTP_DUAL tile.
RESETDONE0
RESETDONE1
Out
Async
This port goes High when the GTP transceiver has finished reset
and is ready for use. For this signal to work correctly, CLKIN and
all clock inputs on the individual GTP transceiver (TXUSRCLK,
TXUSRCLK2, RXUSRCLK, RXUSRCLK2) must be driven.
RXBUFRESET0
RXBUFRESET1
In
Async
This active-High signal resets the RX buffer logic.
RXCDRRESET0
RXCDRRESET1
In
RXUSRCLK2
Individual reset signal for the RX CDR and the RX part of the PCS
for this channel. This signal is driven High to cause the CDR to give
up its current lock and return to the shared PLL frequency.
RXELECIDLERESET0
RXELECIDLERESET1
In
Async
These active-High reset inputs reset the GTP transceiver receive
logic when the link is in a powerdown state.
these signals are connected. If the link idle reset is not supported,
these signals are strapped Low.
RXENELECIDLERESETB
In
Async
When asserted, this active-Low signal enables the
RXELECIDLERESET0/1 inputs.
shows how this signal is
connected when the link idle reset is supported. If
RXELECIDLERESET0/1 are not used, this signal is strapped High.
RXRESET0
RXRESET1
In
Async
Active-High reset for the RX PCS logic.
TXRESET0
TXRESET1
In
Async
Resets the PCS of the GTP transmitter, including the phase adjust
FIFO, the 8B/10B encoder, and the FPGA TX interface.
PRBSCNTRESET
In
RXUSRCLK2 Resets the PRBS error counter.
PLLPOWERDOWN
In
Async
Powers down the shared PMA PLL. Driving PLLPOWERDOWN
from Low to High triggers a GTPRESET.
Содержание Virtex-5 RocketIO GTP
Страница 1: ...R Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007...
Страница 4: ...Virtex 5 RocketIO GTP Transceiver User Guide www xilinx com UG196 v1 3 May 25 2007...
Страница 88: ...88 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 5 Tile Features R...
Страница 122: ...122 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 6 GTP Transmitter TX R...
Страница 186: ...186 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 7 GTP Receiver RX R...
Страница 200: ...200 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 9 Loopback R...
Страница 222: ...222 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 2 Board Level Design R...
Страница 256: ...256 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 3 Appendices R...
Страница 312: ...312 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Appendix E Low Latency Design R...