76
Virtex-5 RocketIO GTP Transceiver User Guide
UG196 (v1.3) May 25, 2007
Chapter 5:
Tile Features
R
shows the link idle reset circuit required in all GTP designs. Because
RESETDONE is used in the circuit, TXUSRCLK, TXUSRCLK2, RXUSRCLK, and
RXUSRCLK2 must all be clocked on active GTP transceivers.
Note:
If a RXRECCLK is used to generate or derive any of the USRCLKs and an Electrical Idle
condition occurs, the derived USRCLKs will flatline, because RXRECCLK flatlines when the
generating CDR is in reset. In this case RXELECIDLE(0/1) can be used as a selection signal of a
BUFGMUX to multiplex between the RXRECCLK(0/1) and a different CDR independent clock source.
Figure 5-9:
Link Idle Reset Implementation
RESETDO
N
E0
RXELECIDLE0
RESETDO
N
E1
RXELECIDLE1
RXELECIDLERESET0
RXELECIDLERESET1
GTP_DUAL Tile
UG196_c5_09_082806
RXE
N
ELECIDLERESETB
Содержание Virtex-5 RocketIO GTP
Страница 1: ...R Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007...
Страница 4: ...Virtex 5 RocketIO GTP Transceiver User Guide www xilinx com UG196 v1 3 May 25 2007...
Страница 88: ...88 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 5 Tile Features R...
Страница 122: ...122 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 6 GTP Transmitter TX R...
Страница 186: ...186 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 7 GTP Receiver RX R...
Страница 200: ...200 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 9 Loopback R...
Страница 222: ...222 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 2 Board Level Design R...
Страница 256: ...256 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 3 Appendices R...
Страница 312: ...312 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Appendix E Low Latency Design R...