108
Virtex-5 RocketIO GTP Transceiver User Guide
UG196 (v1.3) May 25, 2007
Chapter 6:
GTP Transmitter (TX)
R
TX Polarity Control
Overview
The GTP transceiver includes a TX polarity control function to invert outgoing data from
the PCS before serialization and transmission. The TXPOLARITY port is driven High to
invert the polarity of outgoing data.
Ports and Attributes
defines the TX polarity control ports.
There are no attributes in this section.
Description
The GTP transceiver can invert the polarity of its TX data before it is transmitted. This
feature can be used to avoid hardware fixes for swapped TXP/TXN differential traces on a
board.
Table 6-10:
TX Polarity Control Ports
Port
Dir
Clock
Domain
Description
TXPOLARITY0
TXPOLARITY1
In
TXUSRCLK2
Specifies if the final transmitter output is inverted
or not.
0
: Not inverted. TXP is positive, and TXN is
negative.
1
: Inverted: TXP is negative, and TXN is
positive.
Содержание Virtex-5 RocketIO GTP
Страница 1: ...R Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007...
Страница 4: ...Virtex 5 RocketIO GTP Transceiver User Guide www xilinx com UG196 v1 3 May 25 2007...
Страница 88: ...88 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 5 Tile Features R...
Страница 122: ...122 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 6 GTP Transmitter TX R...
Страница 186: ...186 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 7 GTP Receiver RX R...
Страница 200: ...200 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Chapter 9 Loopback R...
Страница 222: ...222 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 2 Board Level Design R...
Страница 256: ...256 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Section 3 Appendices R...
Страница 312: ...312 www xilinx com Virtex 5 RocketIO GTP Transceiver User Guide UG196 v1 3 May 25 2007 Appendix E Low Latency Design R...