RocketIO™ Transceiver User Guide
153
UG024 (v3.0) February 22, 2007
Numerics
8B/10B Encoding/Decoding
bypassing
decoder
encoder
overview
ports and attributes
serial output format
8B/10B Valid Characters
A
AC and DC Coupling
Attributes & Ports (by function)
8B/10B encoding/decoding
buffers, fabric interface
channel bonding
clock correction
CRC
SERDES alignment
synchronization logic
Attributes (defined)
ALIGN_COMMA_MSB
CHAN_BOND__SEQ_LEN
CHAN_BOND_LIMIT
CHAN_BOND_MODE
CHAN_BOND_OFFSET
CHAN_BOND_ONE_SHOT
CHAN_BOND_SEQ_*_*
CHAN_BOND_SEQ_2_USE
CHAN_BOND_WAIT
CLK_COR_INSERT_IDLE_FLAG
CLK_COR_KEEP_IDLE
CLK_COR_REPEAT_WAIT
CLK_COR_SEQ_*_*
CLK_COR_SEQ_LEN
CLK_CORRECT_USE
COMMA_10B_MASK
CRC_END_OF_PACKET
CRC_FORMAT
CRC_START_OF_PACKET
DEC_MCOMMA_DETECT
DEC_PCOMMA_DETECT
DEC_VALID_COMMA_ONLY
MCOMMA_10B_VALUE
MCOMMA_DETECT
PCOMMA_10B_VALUE
PCOMMA_DETECT
PRE_EMPHASIS
RX_BUFFER_USE
RX_CRC_USE
RX_DATA_WIDTH
RX_DECODE_USE
RX_LOS_INVALID_INCR
RX_LOS_THRESHOLD
RX_LOSS_OF_SYNC_FSM
SERDES_10B
TERMINATION_IMP
TX_BUFFER_USE
TX_CRC_FORCE_VALUE
TX_CRC_USE
TX_DATA_WIDTH
TX_DIFF_CTRL
Attributes (table)
B
BREFCLK
and REF_CLK_V_SEL
and REFCLKSEL
and serial speed
pin numbers
when & how to use
Buffers, Fabric Interface
ports and attributes
transmitter and elastic (receiver)
Byte Mapping
C
Channel Bonding (Alignment)
operation
ports and attributes
troubleshooting
Vitesse channel bonding sequence
receive
transmit
Characters, valid (tables)
Clock Correction (Recovery)
clock recovery
overview
ports and attributes
Clock/Data Recovery (CDR) parameters
Clocking
clock and data recovery
clock correction (recovery)
clock dependency
clock descriptions
clock pulse width
clock ratio
clock recovery
clock signals
clock synthesizer
clock-to-output delays
code examples
1-byte clock
2-byte clock
4-byte clock
half-rate clocking scheme
multiplexed clocking scheme
with DCM
without DCM
Control Characters, valid (table)
Coupling, AC and DC
CRC (Cyclic Redundancy Check)
generation
latency
operation
ports and attributes
support limitations
D
Data Characters, valid (table)
Data Path Latency
Deserializer
Deterministic Jitter (DJ)
Differential Receiver
Differential Trace Design
H
Half-Rate Clocking Scheme
HDL Code Examples
Verilog
1-byte clock
2-byte clock
32-bit alignment design
4-byte clock
VHDL
1-byte clock
Index
Product Not Recommended for New Designs