24
MicroBlaze Development Kit Spartan-3E 1600 Edition User Guide
www.xilinx.com
UG257 (v1.1) December 5, 2007
Chapter 4:
FPGA Configuration Options
R
Figure 4-1:
MicroBlaze Development Kit Board FPGA Configuration Options
Figure 4-2:
Detailed Configuration Options
U
S
B-ba
s
ed Download
and Debu
g
Port
U
s
e
s
s
t
a
nd
a
rd U
S
B c
ab
le
16 Mbit
S
T Micro
S
PI
S
erial Fla
s
h
U
s
e
s
Peripher
a
l Interf
a
ce (
S
PI) Mode
Confi
g
uration Option
s
PROG_B
bu
tton, Pl
a
tform
Fl
as
h PROM, mode pin
s
12
8
Mbit Intel
S
trataFla
s
h
P
a
r
a
llel NOR Fl
as
h Memory
Byte Peripher
a
l Interf
a
ce (BPI) mode
UG257_04_01_061
3
06
4 Mbit Xilinx Platform Fla
s
h PROM
Config
u
r
a
tion
s
tor
a
ge for M
as
ter
S
eri
a
l
mode (one XC04
S
on front
a
nd
one on the
ba
ck of the
b
o
a
rd”
Confi
g
uration Mode Jumper
S
ettin
gs
(He
a
der J
3
0)
DONE Pin LED
Light
s
u
p when FPGA
su
cce
ss
f
u
lly config
u
red
S
partan-
3
E
Development Board
UG257_04_02_061
3
06
PROG_B Pu
s
h Button
S
witch
Pre
ss
a
nd rele
as
e to re
s
t
a
rt config
u
r
a
tion
64 Macrocell Xilinx XC
2C64A CoolR
u
nner CPLD
Controller
u
pper
a
ddre
ss
line
s
in BPI mode
a
nd
Pl
a
tform Fl
as
h chip
s
elect (U
s
er progr
a
mm
ab
le)