Appendix B
Xilinx Constraints File
Overview
The Xilinx
®
design constraints (XDC) file template for the VCU128 board provides for designs
targeting the VCU128 evaluation board. Net names in the constraints listed correlate with net
names on the latest VCU128 evaluation board schematic. Identify the appropriate pins and
replace the net names with the net names in the user RTL. See the Vivado Design Suite User Guide:
Using Constraints (
) for more information.
The FMCP connector J18 (HSCP) is connected to 1.8V (nominal) VADJ banks 70 and 71. Because
different FMC cards implement different circuitry, the FMC bank I/O standards must be uniquely
defined by each customer.
IMPORTANT! See
for the XDC file.
Appendix B: Xilinx Constraints File
UG1302 (v1.1) April 21, 2021
VCU128 Board User Guide
94