
VX1828B
Preliminary Datasheet
Video Processor for Middle Size LCD Panel
P.37/P.64
V1.0 050420
6.2.6 DEMODULATION REGISTERS
Bit Map
Addr.
(Hex)
Name
Def.
(Hex)
7 6 5 4 3 2 1 0
17 DM0
79
PGSTEP BSYN_SEL DVMASK
CNR DCKILL
PGSEL
18 DM1
20
MAGCC_
EN
MAGCC
19 DM2
55
ADJSEL
-
-
PC1 PC2
1A DM3
00 -
-
-
-
-
-
-
-
1B DM4
40
BCAGC
PGSTEP
Select seed coarse generation step for chroma synchronization
0 Step = 1
1 Step = 2 (df.)
2 Step = 4
3 Step = 8
BSYN_SEL
Chroma synchronization method selection
0 Burst locking strategy
1 Line length locking strategy (df.)
DVMASK
Video mask during vertical blanking period enable (df. = Enable)
CNR
Color noise reduction enable. If set, successive lines of Cr/Cb are
averaged. For PAL, cancels alternating component of Hanover
Bars (df. = Enable)
DCKILL
Disable
CKILL
0 Automatic Color Kill function (df.)
1 Disable the CKILL function
PGSEL
Gain selection for burst synchronization
0
x0.5
1
x1.0
(df.)
2
x2.0
3
x4.0
MAGCC_EN
Enable manual setting AGC of chroma channel (df. = OFF)
MAGCC
Value of manual setting AGC of chroma channel
ADJSEL
Adjustment gain selection for chroma synchronization
0
x8
1
x4
(df.)
2
x2
3
x1
PC1
1st order loop filter coefficient for chroma synchronization
0
256