4. LVDS (THC63LVDM83A)
The THC63LVDM83A transmitter converts 28 bits of CMOS/TTL data into LVDS (Low Voltage Differential Signaling)
data stream. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. The
HC63LVDM83A can be programmed for rising edge or falling edge clocks through a dedicated pin. The
THC63LVDF84A receiver converts the LVDS data streams back into 28 bits of CMOS/TTL data with falling edge
clock. At a transmit clock frequency of 85MHz, 24 bits of RGB data and 4 bits of LCD timing and control data
(HSYNC, VSYNC, CNTL1, CNTL2) are transmitted at a rate of 595 Mbps per LVDS data channel.
gm5110/5120 System Design Example
23
ViewSonic
Corporation
Co
nfidential
-
Do
Not
Copy
VG712s/b
Содержание VG712b
Страница 36: ...33 ViewSonic Corporation Confidential Do Not Copy VG712s b...
Страница 37: ...34 ViewSonic Corporation Confidential Do Not Copy VG712s b...
Страница 38: ...35 ViewSonic Corporation Confidential Do Not Copy VG712s b...
Страница 54: ...51 ViewSonic Corporation Confidential Do Not Copy VG712s b...
Страница 64: ...8 Exploded Diagram And Spare Parts List 61 ViewSonic Corporation Confidential Do Not Copy VG712s b...
Страница 75: ...11 PCB Layout Diagrams 72 ViewSonic Corporation Confidential Do Not Copy VG712s b...