BIOS Setup
53
F
REQUENCY
/
V
OLTAGE
C
ONTROL
DRAM Clock
The chipset supports synchronous and asynchronous mode between host
clock and DRAM clock frequency. Settings:
66 MHz, 100 MHz, 133 MHz
and
By SPD
DRAM Timing
The value in this field depends on the memory modules installed in your
system. Changing the value from the factory setting is not recommended
unless you install new memory that has a different performance rating than
the original modules. Settings:
Manual
and
By SPD
DRAM CAS Latency
This item adjusts the speed it takes for the memory module to complete a
command. Generally, a lower setting will improve the performance of your
system. However, if your system becomes less stable, you should change it
to a higher setting. This field is only available when “DRAM Timing” is set to
“Manual”. Settings:
2, 2.5
Содержание EPIA-CL
Страница 1: ...VIA Mainboard User s Manual EPIA CL Mini ITX Mainboard P N 99 51 012661 11 Version 1 20 June 13 2008...
Страница 8: ...iv This page is intentionally left blank...
Страница 12: ...Chapter 1 4 MAINBOARD LAYOUT Back Panel...
Страница 34: ......
Страница 35: ...27 CHAPTER 3 BIOS Setup This chapter gives you detailed explanation of each BIOS setup functions...
Страница 58: ...Chapter 3 50 Assign IRQ For VGA USB Assign IRQ for VGA and USB devices Settings Disabled and Enabled...
Страница 70: ...Chapter 3 62 This page is intentionally left blank...