Verdin Carrier Board Design Guide
Preliminary
– Subject to Change
Toradex AG l Ebenaustrasse 10 l 6048 Horw l Switzerland l +41 41 500 48 00 l
l
Page | 37
2.6.2.1
DSI to HDMI Schematic Example
This reference schematics uses Lontium Semiconductor LT8912B MIP DSI to HDMI bridge. The
bridge requires all four DSI lanes. The bridge supports up to 1080p60 and has an I
2
S interface for
embedding a stereo audio output channel into the HDMI stream.
We recommend using the I2C_1 port for communicating with the bridge, not the I2C_2_DSI. The
LT8912B uses the same I
2
C addresses as the regular HDMI monitors for the DDC. Therefore, the
I
2
C interface of the LT8912B cannot be on the same I
2
C bus as the HDMI DDC.
Figure 30: DSI to HDMI reference schematic
LVDSTX0_DN
48
V
S
S
A
_
H
D
M
IT
X
2
9
V
C
C
A
_
H
D
M
IT
X
2
6
HDMITX0_DP
25
HDMITX0_DN
24
V
S
S
A
_
H
D
M
IT
X
2
3
VBUS
15
HPD
14
HDMITX_CKP
22
MIPIRX0_DN
2
LVDSTX0_DP
47
LVDSTX3_DN
38
LVDSTX_CKP
39
LVDSTX_CKN
40
V
C
C
A
_
L
V
D
S
T
X
4
1
V
S
S
A
_
L
V
D
S
T
X
4
2
V
D
D
3
3
V
S
S
3
2
HDMITX2_DP
31
HDMITX2_DN
30
MIPIRX3_DP
11
V
D
D
1
8
V
S
S
1
7
USB_ID
16
LVDSTX3_DP
37
LVDSTX1_DP
45
HDMITX_CKN
21
USB_DM
20
USB_DP
19
MIPIRX_CKP
7
V
S
S
A
_
M
IP
IR
X
6
V
C
C
A
_
M
IP
IR
X
5
MIPIRX1_DN
4
MIPIRX1_DP
3
MIPIRX2_DN
10
V
S
S
A
_
H
D
M
IP
L
L
3
6
MIPIRX2_DP
9
MIPIRX_CKN
8
LVDSTX1_DN
46
V
S
S
A
_
S
Y
S
C
L
K
4
9
HDMITX1_DN
27
MIPIRX3_DN
12
L
P
F
3
5
LVDSTX2_DN
44
HDMITX1_DP
28
R
6
K
1
3
V
C
C
A
_
H
D
M
IP
L
L
3
4
LVDSTX2_DP
43
MIPIRX0_DP
1
V
C
C
A
_
S
Y
S
C
L
K
5
0
V
S
S
A
_
L
V
D
S
P
L
L
5
1
V
C
C
A
_
L
V
D
S
P
L
L
5
2
XTALI
53
XTALO
54
REFCLK
55
V
S
S
5
6
V
D
D
5
7
SD0_CEC
58
WS_I
59
SCLK_I
60
S_SDA
61
S_SCL
62
INT
63
RESET_N
64
G
P
A
D
6
5
IC3
LT8912B
GND
2.2nF
16V
C34
220R@100MHz
800mA
L11
220R@100MHz
800mA
L10
220R@100MHz
800mA
L5
220R@100MHz
800mA
L9
220R@100MHz
800mA
L6
220R@100MHz
800mA
L7
220R@100MHz
800mA
L8
10uF
6.3V
C35
100nF
16V
C36
GND
10uF
6.3V
C22
100nF
16V
C23
GND
10uF
6.3V
C6
100nF
16V
C7
GND
10uF
6.3V
C19
100nF
16V
C20
GND
10uF
6.3V
C13
100nF
16V
C14
GND
10uF
6.3V
C9
100nF
16V
C10
GND
10uF
6.3V
C25
100nF
16V
C26
100nF
16V
C27
100nF
16V
C28
ASDMB-25.000MHZ-LC-T
EN
1
GND
2
OUT
3
VCC
4
OSC1
GND
10nF
16V
C40
10nF
16V
C37
10nF
16V
C29
10nF
16V
C30
10nF
16V
C31
10nF
16V
C24
10nF
16V
C21
10nF
16V
C15
10nF
16V
C11
10nF
16V
C8
L
P
F
i
Power
i
Power
i
Power
i
Power
i
Power
i
Power
6K
R20
GND
220R@100MHz
800mA
L12
10uF
6.3V
C38
GND
100nF
16V
C39
GND
DSI_1[0..7]
I2S_2_BCLK
I2S_2_SYNC
I2S_2_D_OUT
HDMI_HPD
+V1.8
+V1.8
LT8912B I²C address 0x48
I2C_1_SCL
I2C_1_SDA
HPD
DSI_1_D3_N
DSI_1_D3_P
DSI_1_D2_P
DSI_1_D2_N
DSI_1_D1_P
DSI_1_D1_N
DSI_1_D0_P
DSI_1_D0_N
DSI_1_CLK_P
DSI_1_CLK_N
HDMI_TXD2_P
HDMI_TXD2_N
HDMI_TXD1_P
HDMI_TXD1_N
HDMI_TXD0_P
HDMI_TXD0_N
HDMI_TXC_P
HDMI_TXC_N
GND
+V1.8_VCCA_HDMIPLL
+V1.8_VCCA_LVDSPLL
+V1.8_VCCA_HDMITX
+V1.8_VCCA_LVDSTX
+V1.8_VCCA_SYSCLK
+V1.8_VDD
+V1.8_VCCA_MIPIRX
R18
100K
GND
DSI_1_D3_P
25
DSI_1_D2_N
29
DSI_1_D2_P
31
DSI_1_CLK_N
35
GPIO_09_DSI
17
PWM_3_DSI
19
GPIO_10_DSI
21
DSI_1_D3_N
23
DSI_1_CLK_P
37
DSI_1_D1_N
41
DSI_1_D1_P
43
DSI_1_D0_N
47
DSI_1_D0_P
49
I2C_2_DSI_SDA
53
I2C_2_DSI_SCL
55
X1C
2309409-2
DSI_1_D3_N
DSI_1_D3_P
DSI_1_D2_P
DSI_1_D2_N
DSI_1_D1_P
DSI_1_D1_N
DSI_1_D0_P
DSI_1_D0_N
DSI_1_CLK_P
DSI_1_CLK_N
I2C_1_SDA
12
I2C_1_SCL
14
X1M
2309409-2
I2S_1_BCLK
30
I2S_1_SYNC
32
I2S_1_D_OUT
34
I2S_1_D_IN
36
I2S_1_MCLK
38
I2S_2_BCLK
42
I2S_2_SYNC
44
I2S_2_D_OUT
46
I2S_2_D_IN
48
X1P
2309409-2
+V1.8 +V1.8
R1
1.8K
R2
1.8K
XTALI
RESET#
HDMI_DDC_SDA
HDMI_DDC_SCL
Level Shifter Required!
T
o
th
e
H
D
M
I
C
o
n
n
e
ct
o
r
To the HDMI Connector