
THCV242_ Rev.2.00_E
Copyright
©
2019 THine Electronics, Inc. THine Electronics, Inc.
13/53
Security E
Table 6.
HTPDN/LOCKN register
Addr(h)
bit
Register Name
width
R/W
Description
Default
0x0019
[7:4] ReservedL
4
RW Must be set 0
4'd0
[3:2] R_LOCKN_LN1_SEL
2
RW
Sub-Link Lane1 LOCKN/HTPDN scheme of releted Main-Link select
0:LOCKN1
1:LOCKN0 | LOCKN1
2:Reserved
3:1'b0 (Forced LOCKN/HTPDN=Low)
*LOCKN1=LOCKN signal of V-by-One(R) HS Lane1=RX1P/RX1N
*HTPDN of the same lane as above set LOCKN lane is used
2'd0
[1:0] R_LOCKN_LN0_SEL
2
RW
Sub-Link Lane0 LOCKN/HTPDN scheme of releted Main-Link select
0:LOCKN0
1:LOCKN0 | LOCKN1
2:Reserved
3:1'b0 (Forced LOCKN/HTPDN=Low)
*LOCKN0=LOCKN signal of V-by-One(R) HS Lane0=RX0P/RX0N
*HTPDN of the same lane as above set LOCKN lane is used
2'd0