FUNC_PMU_CONTROL Registers
80
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.7.9 SWOFF_HWRST Register (Address = 1AFh) [reset = X]
SWOFF_HWRST is shown in
and described in
Return to
Qualify which switch off events generate a HW RESET (configuration of behavior of the device)
RESET register domain: HWRST
Figure 3-65. SWOFF_HWRST Register
7
6
5
4
3
2
1
0
PWRON_LPK
PWRDOWN
WTD
TSHUT
RESET_IN
SW_RST
VSYS_LO
GPADC_SHUT
DOWN
R-X
R-X
R-X
R-X
R-X
R-X
R-X
R-X
Table 3-72. SWOFF_HWRST Register Field Descriptions
Bit
Field
Type
Reset
Description
7
PWRON_LPK
R
X
0: Masked (Switchoff reset)
1: Not masked (Hardware reset)
6
PWRDOWN
R
X
0: Masked (Switchoff reset)
1: Not masked (Hardware reset)
5
WTD
R
X
0: Masked (Switchoff reset)
1: Not masked (Hardware reset)
4
TSHUT
R
X
0: Masked (Switchoff reset)
1: Not masked (Hardware reset)
3
RESET_IN
R
X
0: Masked (Switchoff reset)
1: Not masked (Hardware reset)
2
SW_RST
R
X
0: Masked (Switchoff reset)
1: Not masked (Hardware reset)
1
VSYS_LO
R
X
0: Masked (Switchoff reset)
1: Not masked (Hardware reset)
0
GPADC_SHUTDOWN
R
X
0: Masked (Switchoff reset)
1: Not masked (Hardware reset)