To_clear
MMR Key
decode
To_clear
Dtc_soft_reset
MMR Key
decode
Dtc_soft_reset (3:0)
Global_error_clr
MMR Key
decode
Global_error_clr
logic
Hwchkr_sdc_soft_reset
PAR DIAG EN
MMR Key
decode
Parity_diagnostic_enable
REQ2ACCPT_MAX
REQ2RESP_MAX
>=
IA(n) REQ2ACCEPT
IA(n) REQ2RESP
>=
SCMIAERR0STAT(n)
SCMIAERR1STAT(n)
error
error
Error_event
Other
compare
error
Module Operation
256
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
SCR Control Module (SCM)
Figure 3-3. Timeout Threshold Compare
3.2.2.1
Interconnect Timeout Clearing Control Key
When the threshold compare block triggers a time out error, the ESM will be notified and can interrupt the
main CPU. The interconnect hardware checker real-time counter needs to be reset to 0 in order to restart
properly.
has recommendations on how you should react in this case. You can clear all the
real time counter values inside interconnect hardware checker. This is necessary to restart the real time
counter.
3.2.3 SCM Control Block
shows a block diagram of the SCM.
Figure 3-4. SCM Control Block