System and Peripheral Control Registers
217
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Architecture
2.5.3 Peripheral Central Resource (PCR) Control Registers
This section describes the Peripheral Central Resource (PCR) control registers. The are three PCRx in
this microcontroller. The start address of the PCR1 register frame is FFFF 1000h. The start address of the
PCR2 register frame is FCFF 1000h. The start address of the PCR3 register frame is FFF7 8000h.
lists the registers in the PCR, which are used to configure the following main functionalities:
•
Protection control to the peripherals in PCS (Peripheral Memory) and PS (Peripheral) regions.
•
Powerdown control to the peripherals in PCS (Peripheral Memory) and PS (Peripheral) regions.
•
Powerdown control to the CoreSight debug peripherals in debug frame region from FFA0 0000h to
FFAF FFFFh.
•
Master-ID Filtering control to the peripherals in PS (Peripheral), PPS (Privileged Peripheral) , PPSE
(Privileged Peripheral Extended) regions.
•
Master-ID Filtering control to the peripheral memories in PCS (Peripheral Memory), and PPCS
(Privileged Peripheral Memory) regions.
The following sections provide detailed information about these registers. Not all chip selects exist on this
device.
Table 2-85. Peripheral Central Resource Control Registers
Offset
Acronym
Register Description
Section
00h
PMPROTSET0
Peripheral Memory Protection Set Register 0
04h
PMPROTSET1
Peripheral Memory Protection Set Register 1
10h
PMPROTCLR0
Peripheral Memory Protection Clear Register 0
14h
PMPROTCLR1
Peripheral Memory Protection Clear Register 1
20h
PPROTSET0
Peripheral Protection Set Register 0
24h
PPROTSET1
Peripheral Protection Set Register 1
28h
PPROTSET2
Peripheral Protection Set Register 2
2Ch
PPROTSET3
Peripheral Protection Set Register 3
40h
PPROTCLR0
Peripheral Protection Clear Register 0
44h
PPROTCLR1
Peripheral Protection Clear Register 1
48h
PPROTCLR2
Peripheral Protection Clear Register 2
4Ch
PPROTCLR3
Peripheral Protection Clear Register 3
60h
PCSPWRDWNSET0
Peripheral Memory Power-Down Set Register 0
64h
PCSPWRDWNSET1
Peripheral Memory Power-Down Set Register 1
70h
PCSPWRDWNCLR0
Peripheral Memory Power-Down Clear Register 0
74h
PCSPWRDWNCLR1
Peripheral Memory Power-Down Clear Register 1
80h
PSPWRDWNSET0
Peripheral Power-Down Set Register 0
84h
PSPWRDWNSET1
Peripheral Power-Down Set Register 1
88h
PSPWRDWNSET2
Peripheral Power-Down Set Register 2
8Ch
PSPWRDWNSET3
Peripheral Power-Down Set Register 3
A0h
PSPWRDWNCLR0
Peripheral Power-Down Clear Register 0
A4h
PSPWRDWNCLR1
Peripheral Power-Down Clear Register 1
A8h
PSPWRDWNCLR2
Peripheral Power-Down Clear Register 2
ACh
PSPWRDWNCLR3
Peripheral Power-Down Clear Register 3
C0h
PDPWRDWNSET
Debug Frame Power-Down Set Register
C4h
PDPWRDWNCLR
Debug Frame Power-Down Clear Register
200h
MSTIDWRENA
MasterID Protection Write Enable Register
204h
MSTIDENA
MasterID Protection Enable Register
208h
MSTIDDIAGCTRL
MasterID Diagnostic Control Register
300h
PS0MSTID_L
Peripheral Frame 0 Master-ID Protection Register_L
304h
PS0MSTID_H
Peripheral Frame 0 Master-ID Protection Register_H
308h
PS1MSTID_L
Peripheral Frame 1 Master-ID Protection Register_L