
Index
30
instruction cache (I-Cache), 10
instruction presence check, 13
introduction to I
−
Cache, 9
IPORT, 10
L
LAH bits of ICFARH
described in table, 24
shown in figure, 24
LAL bits of ICFARL
described in table, 24
shown in figure, 24
least
−
recently used (LRU) algorithm, 11
line flush, 23
line load process, 14
line valid (LV) bit array, 11
LRU algorithm, 11
M
memory banks, 11
miss, 13
miss penalty, 20
MISSCNT bits of ICWMC
described in table, 25
shown in figure, 25
O
operation of I
−
Cache, 12
P
presence check, 13
R
reconfiguration of I
−
Cache after DSP reset, 21
registers of I
−
Cache, 22
S
software breakpoint, effect on I
−
Cache, 21
status register ST3_55 of CPU, 16
synchronous memory miss penalty, 20
T
tag array, 11
timing considerations, 19
W
way miss counter register (ICWMC), 25
Содержание TMS320VC5501
Страница 1: ...TMS320VC5501 5502 DSP Instruction Cache Reference Guide SPRU630C June 2004 ...
Страница 6: ...6 Instruction Cache SPRU630C This page is intentionally left blank ...
Страница 26: ...Instruction Cache 26 SPRU630C This page is intentionally left blank ...
Страница 28: ...Instruction Cache 28 SPRU630C This page is intentionally left blank ...