www.ti.com
5.16 Receive Interrupt Mask Clear Register (RXINTMASKCLEAR)
Ethernet Media Access Controller (EMAC) Registers
The receive interrupt mask clear register (RXINTMASKCLEAR) is shown in
Figure 56
and described in
Table 55
.
Figure 56. Receive Interrupt Mask Clear Register (RXINTMASKCLEAR)
31
16
Reserved
R-0
15
8
Reserved
R-0
7
6
5
4
3
2
1
0
RX7MASK
RX6MASK
RX5MASK
RX4MASK
RX3MASK
RX2MASK
RX1MASK
RX0MASK
R/W1C-0
R/W1C-0
R/W1C-0
R/W1C-0
R/W1C-0
R/W1C-0
R/W1C-0
R/W1C-0
LEGEND: R = Read only; R/W = Read/Write; W1C = Write 1 to clear, write of 0 has no effect; -
n
= value after reset
Table 55. Receive Interrupt Mask Clear Register (RXINTMASKCLEAR) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reserved
7
RX7MASK
0-1
Receive channel 7 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.
6
RX6MASK
0-1
Receive channel 6 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.
5
RX5MASK
0-1
Receive channel 5 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.
4
RX4MASK
0-1
Receive channel 4 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.
3
RX3MASK
0-1
Receive channel 3 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.
2
RX2MASK
0-1
Receive channel 2 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.
1
RX1MASK
0-1
Receive channel 1 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.
0
RX0MASK
0-1
Receive channel 0 mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.
SPRUEQ6 – December 2007
Ethernet Media Access Controller (EMAC)/Management Data Input/Output (MDIO)
99
Submit Documentation Feedback