www.ti.com
3.11 EMAC Control Module Transmit Interrupt Status Register (CMTXINTSTAT)
EMAC Control Module Registers
The transmit interrupt status register (CMTXINTSTAT) is shown in
Figure 23
and described in
Table 20
.
Figure 23. EMAC Control Module Transmit Interrupt Status Register (CMTXINTSTAT)
31
16
Reserved
R-0
15
8
7
0
Reserved
TXPULSEINTTSTAT
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 20. EMAC Control Module Transmit Interrupt Status Register (CMTXINTSTAT)
Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reserved
7-0
TXPULSEINTTSTAT[
n
]
Transmit interrupt status. Each bit shows the status of the corresponding channel
n
transmit
interrupt.
Bit
n
= 0, channel
n
transmit interrupt is not pending.
Bit
n
= 1, channel
n
transmit interrupt is pending.
68
Ethernet Media Access Controller (EMAC)/Management Data Input/Output (MDIO)
SPRUEQ6 – December 2007
Submit Documentation Feedback