4.2.1
Channel Options Parameter (OPT)
www.ti.com
Parameter RAM (PaRAM) Entries
The channel options parameter (OPT) is shown in
and described in
Figure 4-1. Channel Options Parameter (OPT)
31
28
27
24
23
22
21
20
19
18
17
16
Reserved
PRIVID
ITCCHEN
TCCHEN
ITCINTEN
TCINTEN
Reserved
TCC
R-0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R-0
R/W-0
15
12
11
10
8
7
4
3
2
1
0
TCC
TCCMOD
FWID
Reserved
STATIC
SYNCDIM
DAM
SAM
R/W-0
R/W-0
R/W-0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-2. Channel Options Parameters (OPT) Field Descriptions
Bit
Field
Value
Description
31-28
Reserved
0
Reserved
27-24
PRIVID
0-Fh
Privilege identification for the external host/CPU/DMA that programmed this PaRAM set. This value is
set with the EDMA3 master’s privilege identification value when any part of the PaRAM set is written.
23
ITCCHEN
Intermediate transfer completion chaining enable.
0
Intermediate transfer complete chaining is disabled.
1
Intermediate transfer complete chaining is enabled.
When enabled, the chained event register (CER/CERH) bit is set on every intermediate chained transfer
completion (upon completion of every intermediate TR in the PaRAM set, except the final TR in the
PaRAM set). The bit (position) set in CER or CERH is the TCC value specified.
22
TCCHEN
Transfer complete chaining enable.
0
Transfer complete chaining is disabled.
1
Transfer complete chaining is enabled.
When enabled, the chained event register (CER/CERH) bit is set on final chained transfer completion
(upon completion of the final TR in the PaRAM set). The bit (position) set in CER or CERH is the TCC
value specified.
21
ITCINTEN
Intermediate transfer completion interrupt enable.
0
Intermediate transfer complete interrupt is disabled.
1
Intermediate transfer complete interrupt is enabled.
When enabled, the interrupt pending register (IPR/IPRH) bit is set on every intermediate transfer
completion (upon completion of every intermediate TR in the PaRAM set, except the final TR in the
PaRAM set). The bit (position) set in IPR or IPRH is the TCC value specified. In order to generate a
completion interrupt to the CPU, the corresponding IER[TCC]/IERH[TCC] bit must be set to 1.
20
TCINTEN
Transfer complete interrupt enable.
0
Transfer complete interrupt is disabled.
1
Transfer complete interrupt is enabled.
When enabled, the interrupt pending register (IPR/IPRH) bit is set on transfer completion (upon
completion of the final TR in the PaRAM set). The bit (position) set in IPR or IPRH is the TCC value
specified. In order to generate a completion interrupt to the CPU, the corresponding
IER[TCC]/IERH[TCC] bit must be set to 1.
19
Reserved
0
Reserved. Always write 0 to this bit.
18
Reserved
0
Reserved
17-12
TCC
0-3Fh
Transfer complete code. This 6-bit code is used to set the relevant bit in chaining enable register
(CER[TCC]/CERH[TCC]) for chaining or in interrupt pending register (IPR[TCC]/IPRH[TCC]) for
interrupts.
SPRUG34 – November 2008
Registers
87
Содержание TMS320DM357
Страница 2: ...2 SPRUG34 November 2008 Submit Documentation Feedback ...
Страница 12: ...List of Tables 12 SPRUG34 November 2008 Submit Documentation Feedback ...
Страница 16: ...Read This First 16 SPRUG34 November 2008 Submit Documentation Feedback ...
Страница 64: ...EDMA3 Architecture 64 SPRUG34 November 2008 Submit Documentation Feedback ...