6.6.18 PLL Controller Divider 4 Register (PLLDIV4)
PLL Controller Register Map
www.ti.com
The PLL controller divider 4 register (PLLDIV4) is shown in
and described in
for
PLLC1 and PLLC2. PLLDIV4 controls the divider for SYSCLK4. The divider for PLLC1 SYSCLK4 is
programmable. See the data manual for all supported configurations. For PLLC1, the divider must always
be enabled (bit D4EN=1). The PLLDIV4 register is not applicable to PLLC2, therefore all PLLDIV4 bit
fields are reserved for PLLC2 .
Figure 6-20. PLL Controller Divider 4 Register (PLLDIV4)
31
16
15
14
5
4
0
Reserved
D4EN
Reserved
RATIO
R-0
R/W-0
R-0
R/W-3
LEGEND: R/W = Read/Write, R = Read; n = value at reset
Table 6-21. PLL Controller Divider 4 Register (PLLDIV4) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15
D4EN
Divider enable for SYSCLK4. For PLLC1, this bit must always be set to 1.
0
Disable
1
Enable
14-5
Reserved
0
Reserved
4-0
RATIO
0-1Fh
Divider ratio for SYSCLK4. Ratio value = RATIO + 1
62
PLL Controllers (PLLCs)
SPRUFX7 – July 2008