I2ASYNC
1 GHz
I2ASYNC
1 GHz
T2ASYNC
500 MHz
T2ASYNC
500 MHz
Clk Div
64
128
SYSCLK2
Fr PRCM
OCP Master 1
(500 MHz)
OCP Master 0
(500 MHz)
AINTC
500 MHz
System
interrupts
OCP2
ATB
32
Debug bus
(OCP)
128
64
32
64
AXI2OCP
500 MHz
ICECrusher
To DMM ELLA
port
To L3
Sec / Public
ROM
176KB
OCM RAM
64KB
ETMSOC
Host ARM
subsystem
Neon
core
Integer
core
L1 I
32KB
L1 D
32KB
L2
256KB
128
Cortex-A8
1 GHz
Preliminary
www.ti.com
MPU Subsystem
Figure 1-1. Microprocessor Unit (MPU) Subsystem
1.2.2 Features
This section outlines the key features of the MPU subsystem:
•
ARM Microprocessor
–
Cortex-A8 revision R3P2.
–
ARM Architecture version 7 ISA.
–
2-issue, in-order execution pipeline.
–
L1 and L2 Instruction and Data Cache of 32 KB , 4-way, 16 word line with 128 bit interface.
–
Integrated L2 cache of 256 KB, 8-way, 16 word line, 128 bit interface to L1 along with ECC/Parity
95
SPRUGX9 – 15 April 2011
Chip Level Resources
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...